

#### Maxim > Design Support > Technical Documents > Application Notes > Communications Circuits > APP 4231

Keywords: Source Resistance, CMOS, Source-Follower, Source-Follower gain, BJT, bipolar junction transistor, common drain amplifier, small-signal model, calculating source resistance, intrinisic gm', low-noise amplifier

**APPLICATION NOTE 4231** 

# CMOS Source Resistance and Its Effects on Source-Follower Gain

By: John Robinson Jun 27, 2008

Abstract: CMOS source followers are not easy circuits to design, but by careful analysis and by taking source resistance into account in the BSIM models, designers can achieve more accurate results to achieve better matching in the design of low-noise amplifiers.

## Introduction

The CMOS source follower is a difficult device to design using a CMOS device, because the transconductance of a CMOS device is low compared to that of a bipolar junction transistor (BJT). Thus, nonconventional followers must be designed to give a gain close to 1. In comparison, the gain of a simple common-drain follower is much less than 1. However, after analysis, you can see that not only transconductance affects the gain of the amplifier—with shrinking semiconductor processes and smaller devices, the source resistance ( $R_S$ ) also contributes to reduced gain.

## Measurement of Gain

The circuit in **Figure 1** shows a simple common-drain amplifier used to measure gain.



Figure 1. Test circuit for gain measurements.

Figure 2 shows a small-signal model that can be drawn from the Figure 1 circuit.



Figure 2. Small-signal model of the Figure 1 circuit.

From Figure 2, it can be shown that the gain (G) of a simple common-drain follower is:

$$G = \frac{1}{1 + \frac{(g_L + g_{DS})}{g_m'}}$$

Where  $g_L$  is transimpedance of the load ( $R_L$ ),  $g_{DS}$  is transimpedance of the drain-source resistance ( $R_{DS}$ ) of the CMOS device, and  $g_m$  is CMOS transconductance.

Using a TSMC 0.18 $\mu$ m process with a CMOS device (the Figure 1 nFET, M1) having a width of 5 $\mu$ m and a length of 0.18 $\mu$ m, the expected gain and measured gain were obtained for a 100mV AC waveform at 10kHz (see **Table 1**).

#### Table 1. Measured Gain of a Simple Common-Drain Follower

| V <sub>G(DC)</sub> (V) | Expected Gain | Measured Gair |
|------------------------|---------------|---------------|
| 1.2                    | 0.836         | 0.655         |
| 1.0                    | 0.7490        | 0.63          |
| 0.9                    | 0.703         | 0.612         |
| 0.75                   | 0.631         | 0.56          |

The Table 1 results show that there is an additional loss in gain, which is caused by R<sub>S</sub>.

# Calculating Source Resistance (Rs)

Figure 3 shows the circuit that results from calculating a DC solution for the Figure 2 small-signal model.



Figure 3. A DC model of the simple common-drain follower.

The following parameters can be extracted from a simulation using the Figure 3 model:

- 1. I<sub>DC</sub>: measured DC current
- 2.  $V_S$ : voltage of the source
- 3. VIN: AC input voltage (100mV) at 10kHz
- 4. V<sub>DD</sub>: supply voltage
- 5. R<sub>DS</sub>: drain-source resistance

From these, you can then calculate the intrinsic  $g_m'$  by using:

 $g_{m'} = 2\sqrt{\beta \times I_{DC'}}$ 

Where I<sub>DC</sub>' is simply:

 $I_{DC}' = I_{DC} - I_{R(DS)}$ 

and:

$$I_{R(DS)} = \frac{V_{DD} - V_S}{R_{DS}}$$

Assuming that:

R<sub>DS</sub> >> R<sub>S</sub>

and:

$$\beta$$
 (Beta) =  $\frac{U_O \times C_{OX} \times W}{2L}$ 

Where  $\beta$  is the DC gain from the transistor, U<sub>O</sub> is surface mobility, C<sub>OX</sub> is gate oxide capacitance per

unit area, W is transistor gate width, and L is transistor gate length.

Note: The intrinsic  $g_m$ ' can only be measured using the measured DC current, because  $V_{GS}$ ' cannot be measured without  $R_S$ .

Using the Figure 2 small-signal model, the following measured gain equation can be derived. This equation takes into account the effects of  $g_m$ ' by  $R_{DS}$ , as previously described.

$$R_{S} = \frac{g_{m}' \times R_{L} - G(1 + g_{m}' \times R_{L})}{G \times g_{m}'}$$
Where:  $G = \frac{V_{OUT}}{V_{IN}}$ 

# Measuring Source Resistance (Rs)

The R<sub>S</sub> results in **Table 2** were obtained using the same transistor that was used for the gain measurements (width =  $5\mu$ m, length =  $0.18\mu$ m, input AC waveform of 100mV at 10kHz).

| V <sub>G(DC)</sub> (V) | I <sub>DC</sub> (µA) | g <sub>m</sub> ' (mA/V) | R <sub>S</sub> (Ω) |
|------------------------|----------------------|-------------------------|--------------------|
| 1.2                    | 364                  | 2.75                    | 370                |
| 1.0                    | 251                  | 2.26                    | 357                |
| 0.9                    | 197                  | 1.99                    | 357                |
| 0.75                   | 119                  | 1.52                    | 375                |

## Conclusion

From the results shown in this article, it can be seen that  $R_S$  is a valid concern and has a major effect on the gain of a source follower. The results show a 5% spread in the value of  $R_S$ , which is probably due to the estimates of the value of  $R_{DS}$  when simulated. It is also worth mentioning that the value of  $R_S$  affects the value of the calculated transconductance—this is because transconductance is currently calculated using the measured V<sub>GS</sub> value, which includes a voltage drop across  $R_S$  that is assumed to be negligible in value. However, because  $R_S$  is real and there is a valid voltage drop across the source resistance, the transistor's V<sub>GS</sub> is effectively reduced, which in turn reduces the transconductance of the CMOS device.

Using a transistor of a 5 $\mu$ m to 10 $\mu$ m width, one would expect R<sub>S</sub> to be reduced by half. However, this was not the case, and the resulting measurements highlighted that the resistances were similar in value. After further investigation, it was found that the design kit that was used based its calculations on a minimum source area. Without the addition of BSIM parameters to the transistor model, R<sub>S</sub> is inaccurately calculated and simulated in the majority of cases. This means that there is always a mismatch between real silicon and simulations when calculating measurements such as transistor transconductance. This is already taken into account with RF designs, such as the MAX2645 low-noise amplifier, in which matching is essential to prevent loss due to insertion and voltage-wave reflection. This concern can be overlooked in baseband designs, which use standard design kits.

A similar article appeared in the March 2008 issue of Chip Design Magazine.

| <b>Related Parts</b> |
|----------------------|
|----------------------|

| MAX2645 |
|---------|
|---------|

#### More Information

For Technical Support: http://www.maximintegrated.com/support For Samples: http://www.maximintegrated.com/samples Other Questions and Comments: http://www.maximintegrated.com/contact

Application Note 4231: http://www.maximintegrated.com/an4231 APPLICATION NOTE 4231, AN4231, AN 4231, APP4231, Appnote4231, Appnote 4231 Copyright © by Maxim Integrated Products Additional Legal Notices: http://www.maximintegrated.com/legal