



SBOS645A - DECEMBER 2012 - REVISED JUNE 2013

# 250-MHz, CMOS Transimpedance Amplifier (TIA) with Integrated Switch and Buffer

Check for Samples: OPA1S2384, OPA1S2385

### FEATURES

www.ti.com

- Wide Bandwidth: 250 MHz
- High Slew Rate: 150 V/µs
- Rail-to-Rail Input/Output (I/O)
- Fast Settling
- Low Input Bias Current: 3 pA
- High Input Impedance: 10<sup>13</sup> Ω || 2 pF
- SPST Switch:
  - Low On-Resistance: 4 Ω
  - Low Charge Injection: 1 pC
  - Low Leakage Current: 10 pA
- Flexible Configuration:
  - Transimpedance Gain
  - External Hold Capacitor
  - Post-Gain
- Single Supply: +2.7 V to +5.5 V
- Quiescent Current: 9.2 mA
- Small Package: 3-mm × 3-mm SON-10
- OPA1S2384: Internal Switch Active High
- OPA1S2385: Internal Switch Active Low

# **APPLICATIONS**

- Communications:
  - Optical Networking: EPON, GPON
  - Signal Strength Monitors
  - Burst-Mode RSSI
- Photodiode Monitoring
- Fast Sample-and-Hold Circuits
- Charge Amplifiers
- High-Speed Integrators

### DESCRIPTION

The OPA1S2384 and OPA1S2385 (OPA1S238x) combine high bandwidth, FET-input operational amplifiers with a fast SPST CMOS switch designed for applications that require the tracking and capturing of fast signals.

By providing a 250-MHz gain bandwidth product and rail-to-rail input/output swings in single-supply operation, the OPA1S238x is capable of wideband transimpedance gain and large output signal swing simultaneously. Low input bias current and voltage noise ( $6 \text{ nV}/\sqrt{\text{Hz}}$ ) make it possible to amplify extremely low-level input signals for maximum signal-to-noise ratio.

The characteristics of the OPA1S238x make this device ideally suited for use as a wideband photodiode amplifier.

In addition, the CMOS switch and subsequent buffer amplifier allow the OPA1S238x to be easily configured as a fast sample-and-hold circuit. The external hold capacitor and post-gain options make the OPA1S238x easily adaptable to a wide range of speed and accuracy requirements. Note that the OPA1S2384 closes the internal switch with a logichigh signal, and the OPA1S2385 closes the internal switch with a logic-low signal.

The OPA1S238x are optimized for low-voltage operation from as low as +2.7 V up to +5.5 V. These devices are specified for a temperature range of  $-40^{\circ}$ C to +85°C.



 The OPA1S2384 internal switch is active high; the OPA1S2384 internal switch is active low.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



# OPA1S2384 OPA1S2385



#### SBOS645A-DECEMBER 2012-REVISED JUNE 2013

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

|           | PACKAGE INFORMATION <sup>(1)</sup> |                       |                                   |                    |                 |  |  |  |  |  |  |
|-----------|------------------------------------|-----------------------|-----------------------------------|--------------------|-----------------|--|--|--|--|--|--|
| PRODUCT   | PACKAGE-LEAD                       | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING NUMBER |  |  |  |  |  |  |
| 00460204  | SON 10                             | DBC                   | 40%C to 195%C                     | 0)/4.0             | OPA1S2384IDRCT  |  |  |  |  |  |  |
| OPA1S2384 | SON-10                             | DRC                   | –40°C to +85°C                    | OVAQ               | OPA1S2384IDRCR  |  |  |  |  |  |  |
| 00400005  | CON 40                             | DDC                   | 40°C to 105°C                     | 01170              | OPA1S2385IDRCT  |  |  |  |  |  |  |
| OPA1S2385 | SON-10                             | DRC                   | –40°C to +85°C                    | OUZQ               | OPA1S2385IDRCR  |  |  |  |  |  |  |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the product folder at www.ti.com.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted).

|                                                                           |                            | OPA1S238x                | UNIT |
|---------------------------------------------------------------------------|----------------------------|--------------------------|------|
| Supply voltage, V+ to V-                                                  |                            | 6                        | V    |
| Signal input terminals, op amp                                            | Voltage <sup>(2)</sup>     | (V–) – 0.3 to (V+) + 0.3 | V    |
| section                                                                   | Current <sup>(2)</sup>     | ±10                      | mA   |
| On-state switch current; V <sub>IN S</sub> , V <sub>+IN B</sub> = 0 to V+ |                            | ±20                      | mA   |
| Output (OUT A, OUT B) short-circuit current <sup>(3)</sup>                |                            | Continuous               |      |
| Digital input voltage range (SC pi                                        | n)                         | -0.3 to +6               | V    |
| Digital input clamp current (SC pi                                        | n)                         | -50                      | mA   |
| Operating temperature, T <sub>A</sub>                                     |                            | -40 to +125              | °C   |
| Storage temperature, T <sub>stg</sub>                                     |                            | -65 to +150              | °C   |
| Junction temperature, T <sub>J</sub>                                      |                            | +150                     | °C   |
| Electrostatic discharge (ESD)                                             | Human body model (HBM)     | 4000                     | V    |
| ratings                                                                   | Charged-device model (CDM) | 1000                     | V    |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to 10 mA or less.

(3) Short-circuit to ground, one amplifier per package.

Copyright © 2012–2013, Texas Instruments Incorporated



SBOS645A - DECEMBER 2012 - REVISED JUNE 2013

# ELECTRICAL CHARACTERISTICS: Amplifier Section, $V_{ss}$ = +2.7 V to +5.5 V<sup>(1)(2)</sup>

At  $T_A = +25^{\circ}C$ ,  $R_L = 1 \text{ k}\Omega$  connected to  $V_S / 2$ , and  $V_O = V_{CM} = V_S / 2$ , unless otherwise noted.

|                                           |                                        |                                                                                                                 | OP         | OPA1S238x<br>MIN TYP MAX |            |       |
|-------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------|--------------------------|------------|-------|
|                                           | PARAMETER                              | CONDITIONS                                                                                                      | MIN        | TYP                      | MAX        | UNIT  |
| OFFSET V                                  | /OLTAGE                                | T                                                                                                               |            |                          |            |       |
| V <sub>OS</sub>                           | Input offset voltage                   |                                                                                                                 |            | 2                        | 8          | mV    |
| $\Delta V_{OS} \Delta T$                  | Input offset voltage vs temperature    | $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                                                          |            | 6                        |            | µV/°C |
| PSRR Input offset voltage vs power supply |                                        | $V_{CM} = (V_S / 2) - 0.65 V$                                                                                   |            | 0.2                      | 0.8        | mV/V  |
|                                           | Channel separation                     | f = 5 MHz                                                                                                       |            | 33                       |            | μV/V  |
| INPUT VO                                  | LTAGE RANGE                            |                                                                                                                 |            |                          |            |       |
| V <sub>CM</sub>                           | Common-mode voltage range              | No phase reversal, rail-to-rail input                                                                           | (V–) – 0.1 |                          | (V+) + 0.1 | V     |
| CMRR                                      | Common-mode rejection ratio            | $V_{S} = 5.5 \text{ V}, (V-) - 0.1 \text{ V} < V_{CM} < (V+) - 2 \text{ V}$                                     | 66         | 80                       |            | dB    |
| CIVILY                                    | Common-mode rejection ratio            | $V_{S} = 3.3 \text{ V}, (V-) - 0.1 \text{ V} < V_{CM} < (V+) + 0.1 \text{ V}$                                   | 50         | 68                       |            | dB    |
| INPUT BIA                                 | AS CURRENT                             |                                                                                                                 |            |                          |            |       |
| I <sub>B</sub>                            | Input bias current                     |                                                                                                                 |            | ±3                       | ±50        | pА    |
| los                                       | Input offset current                   |                                                                                                                 |            | ±1                       | ±50        | pА    |
| NOISE                                     |                                        |                                                                                                                 |            |                          |            |       |
|                                           | Input poise voltage dessity            | f = 1 MHz                                                                                                       |            | 6                        |            | nV/√H |
|                                           | Input noise voltage density            | f = 10 MHz                                                                                                      |            | 26                       |            | nV/√H |
|                                           | Input current noise density            | f = 1 MHz                                                                                                       |            | 50                       |            | fA/√H |
| INPUT CA                                  | PACITANCE                              | •                                                                                                               |            |                          | ·          |       |
|                                           | Differential                           |                                                                                                                 |            | 2                        |            | pF    |
|                                           | Common-mode                            |                                                                                                                 |            | 2                        |            | pF    |
| OPEN-LO                                   | OP GAIN                                |                                                                                                                 |            |                          |            |       |
|                                           |                                        | $V_{\rm S}$ = 2.7 V, 0.3 V < $V_{\rm O}$ < (V+) – 0.3 V, R <sub>L</sub> = 1 k $\Omega$                          | 88         | 100                      |            | dB    |
| A <sub>OL</sub>                           | Open-loop voltage gain                 | $V_{\rm S}$ = 5.5 V, 0.3 V < $V_{\rm O}$ < (V+) – 0.3 V, R <sub>L</sub> = 1 k $\Omega$                          | 90         | 110                      |            | dB    |
| ~OL                                       | Open-loop voltage gain                 | $T_A = -40$ °C to +85°C<br>V <sub>S</sub> = 5.5 V, 0.3 V < V <sub>O</sub> < (V+) - 0.3 V, R <sub>L</sub> = 1 kΩ | 84         |                          |            | dB    |
| FREQUEN                                   | ICY RESPONSE                           |                                                                                                                 |            |                          |            |       |
|                                           |                                        | $V_{S} = 3.3 V, R_{L} = 1 k\Omega, C_{L} = 10 pF, G = 10$                                                       |            | 90                       |            | MHz   |
|                                           | Gain bandwidth product                 | $V_{S} = 5.0 \text{ V}, \text{ R}_{L} = 1 \text{ k}\Omega, \text{ C}_{L} = 10 \text{ pF}, \text{ G} = 10$       |            | 100                      |            | MHz   |
|                                           |                                        | $V_{S} = 5.0 \text{ V}, \text{ G} = 1, V_{O} = 0.1 \text{ V}_{PP}, \text{ R}_{F} = 25 \Omega$                   |            | 250                      |            | MHz   |
|                                           | Small-signal bandwidth                 | $V_{S} = 5.0 \text{ V}, \text{ G} = 2, V_{O} = 0.1 \text{ V}_{PP}, \text{ R}_{F} = 25 \Omega$                   |            | 90                       |            | MHz   |
|                                           |                                        | V <sub>S</sub> = 3.3 V, G = 1, 2-V step                                                                         |            | 110                      |            | V/µs  |
| SR                                        | Slew rate                              | V <sub>S</sub> = 5 V, G = 1, 2-V step                                                                           |            | 130                      |            | V/µs  |
|                                           |                                        | V <sub>S</sub> = 5 V, G = 1, 4-V step                                                                           |            | 150                      |            | V/µs  |
| t <sub>r</sub>                            | Rise time                              | $V_{\rm S} = 5 \text{ V}, \text{ G} = 1, V_{\rm O} = 2 \text{ V}_{\rm PP}, 10\% \text{ to } 90\%$               |            | 11                       |            | ns    |
| t <sub>f</sub>                            | Fall time                              | $V_{\rm S} = 5$ V, G = 1, $V_{\rm O} = 2$ V <sub>PP</sub> , 90% to 10%                                          |            | 11                       |            | ns    |
|                                           |                                        | To 0.1%, $V_{\rm S}$ = 3.3 V, G = 1, 2-V step                                                                   |            | 30                       |            | ns    |
| ts                                        | Settling time                          | To 0.01%, $V_S = 3.3 V$ , $G = 1, 2-V$ step                                                                     |            | 60                       |            | ns    |
|                                           | Overload recovery time                 | $V_{\rm S} = 3.3 \text{ V}, V_{\rm IN} \times \text{gain} = V_{\rm S}$                                          |            | 5                        |            | ns    |
| OUTPUT                                    |                                        |                                                                                                                 |            | -                        |            | -     |
| -                                         | Voltage output swing from supply rails | $V_{S} = 5.5 \text{ V}, \text{ R}_{L} = 1 \text{ k}\Omega$                                                      |            | 100                      |            | mV    |
|                                           |                                        | $V_{\rm S} = 5.0 \text{ V}$                                                                                     |            | 100                      |            | mA    |
|                                           | Short-circuit current                  | $V_{\rm S} = 3.3 \text{ V}$                                                                                     |            | 50                       |            | mA    |
|                                           | Closed-loop output impedance           |                                                                                                                 |            | 0.05                     |            | Ω     |
|                                           | Open-loop output impedance             |                                                                                                                 | -          | 35                       |            | Ω     |

(1) Parameters with MIN and MAX specification limits are 100% production tested at +25°C, unless otherwise noted. Over temperature limits are based on characterization and statistical analysis.

(2) Specified by design and/or characterization; not production tested.



# ELECTRICAL CHARACTERISTICS: Amplifier Section, $V_{SS} = +2.7$ V to +5.5 V<sup>(1)(2)</sup> (continued)

At  $T_A = +25^{\circ}$ C,  $R_L = 1 \text{ k}\Omega$  connected to  $V_S / 2$ , and  $V_O = V_{CM} = V_S / 2$ , unless otherwise noted.

|                |                                   |                                                       | OP  |     |      |      |
|----------------|-----------------------------------|-------------------------------------------------------|-----|-----|------|------|
| PARAMETER      |                                   | CONDITIONS                                            | MIN | TYP | MAX  | UNIT |
| POWE           | R SUPPLY                          |                                                       |     |     |      |      |
| Vs             | Operating supply range            |                                                       | 2.7 |     | 5.5  | V    |
| Ι <sub>Q</sub> | Quiescent current (per amplifier) | $V_{\rm S} = 5.5 \text{ V}, I_{\rm O} = 0 \text{ mA}$ |     | 9.2 | 12   | mA   |
| TEMPE          | RATURE                            |                                                       |     |     |      |      |
|                | Specified range                   |                                                       | -40 |     | +85  | °C   |
|                | Operating range                   |                                                       | -40 |     | +125 | °C   |
|                | Storage range                     |                                                       | -65 |     | +150 | °C   |

# ELECTRICAL CHARACTERISTICS: Switch Section<sup>(1)</sup>

|                      |                           |                                                                                                      | OF   | OPA1S238x |                 |      |  |  |
|----------------------|---------------------------|------------------------------------------------------------------------------------------------------|------|-----------|-----------------|------|--|--|
| PARAMETER            |                           | CONDITIONS                                                                                           | MIN  | TYP       | MAX             | UNIT |  |  |
| DC                   |                           |                                                                                                      |      |           |                 |      |  |  |
|                      | Analog voltage range      | V <sub>S</sub> = 2.7 V to 5.5 V                                                                      | 0    |           | V+              | V    |  |  |
| Ron                  | On-state resistance       | V <sub>IN</sub> = V+ / 2, I <sub>COM</sub> = 10 mA                                                   |      | 4         | 16              | Ω    |  |  |
| l <sub>ikg</sub>     | Off-state leakage current | V <sub>IN</sub> = V+ / 2, V <sub>+IN B</sub> = 0 V                                                   | -0.5 | 0.01      | 0.5             | nA   |  |  |
| DYNAMI               | С                         |                                                                                                      | i.   |           |                 |      |  |  |
| t <sub>ON</sub>      | Turn-on time              | $V_{IN} = V+ / 2$ , $C_L = 35 \text{ pF}$ , $R_L = 300 \Omega$                                       |      | 20        |                 | ns   |  |  |
| t <sub>OFF</sub>     | Turn-off time             | $V_{IN}$ = V+ / 2, $C_L$ = 35 pF, $R_L$ = 300 $\Omega$                                               |      | 15        |                 | ns   |  |  |
| Q <sub>C</sub>       | Charge injection          | $C_L = 1 \text{ nF}, V_{BIAS} = 4 \text{ V}$                                                         |      | 1         |                 | рС   |  |  |
| BW                   | Bandwidth                 | Signal = 0 dBm (0.632 mV <sub>PP</sub> , 50 Ω)                                                       |      | 450       |                 | MHz  |  |  |
|                      | Off isolation             | f = 1 MHz, signal = 1 Vrms, 50 Ω                                                                     |      | -82       |                 | dB   |  |  |
|                      | Off capacitance (IN_S)    | Switch open, f = 1 MHz, V <sub>BIAS</sub> = 0 V                                                      |      | 6.5       |                 | pF   |  |  |
|                      | Off capacitance (+IN_B)   | Switch open, f = 1 MHz, $V_{BIAS} = 0 V$                                                             |      | 8.5       |                 | pF   |  |  |
|                      | On capacitance (IN_S)     | Switch closed, f = 1 MHz, $V_{BIAS} = 0 V$                                                           |      | 13        |                 | pF   |  |  |
|                      | On capacitance (+IN_B)    | Switch closed, f = 1 MHz, V <sub>BIAS</sub> = 0 V                                                    |      | 15        |                 | pF   |  |  |
| DIGITAL              | CONTROL INPUT (SC pin)    |                                                                                                      |      |           |                 |      |  |  |
| .,                   |                           | $V_{S} = 5.5 \text{ V}, \text{ T}_{A} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$         | 2.4  |           | V <sub>S+</sub> | V    |  |  |
| V <sub>IH</sub>      | High-level input voltage  | $V_{\rm S} = 3.3 \text{ V}, \text{ T}_{\rm A} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ | 2.0  |           | V <sub>S+</sub> | V    |  |  |
| VIL                  | Low-level input voltage   |                                                                                                      | 0    |           | 0.9             | V    |  |  |
|                      |                           | V <sub>IN S</sub> = V+ or 0 V                                                                        | -0.5 | 0.01      | 0.5             | μA   |  |  |
| I <sub>lkg(SC)</sub> | Input leakage current     | $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                                               | -5   |           | 5               | μA   |  |  |
|                      | Input capacitance         |                                                                                                      |      | 3         |                 | pF   |  |  |

 Parameters with MIN and MAX specification limits are 100% production tested at +25°C, unless otherwise noted. Over temperature limits are based on characterization and statistical analysis.

### THERMAL INFORMATION

|                    |                                              | OPA1S238x |        |
|--------------------|----------------------------------------------|-----------|--------|
|                    | THERMAL METRIC <sup>(1)</sup>                | DRC (SON) | UNITS  |
|                    |                                              | 10 PINS   |        |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance       | 46.2      |        |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance    | 53.8      |        |
| $\theta_{JB}$      | Junction-to-board thermal resistance         | 21.7      | °C 111 |
| ΨJT                | Junction-to-top characterization parameter   | 1.1       | °C/W   |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter | 21.9      |        |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance | 6.1       |        |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



#### SBOS645A – DECEMBER 2012 – REVISED JUNE 2013

#### **PIN CONFIGURATION**



#### **PIN DESCRIPTIONS**

| PIN   |     |                                                                                                                                                                                                                                                                                  |
|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO. | DESCRIPTION                                                                                                                                                                                                                                                                      |
| +IN A | 4   | Noninverting input of amplifier channel A                                                                                                                                                                                                                                        |
| –IN A | 3   | Inverting input of amplifier channel A                                                                                                                                                                                                                                           |
| +IN B | 6   | Noninverting input of amplifier channel B                                                                                                                                                                                                                                        |
| –IN B | 7   | Inverting input of amplifier channel B                                                                                                                                                                                                                                           |
| IN S  | 2   | Switch input                                                                                                                                                                                                                                                                     |
| OUT A | 1   | Voltage output of amplifier channel A                                                                                                                                                                                                                                            |
| OUT B | 8   | Voltage output of amplifier channel B                                                                                                                                                                                                                                            |
| SC    | 10  | Switch control pin. This logic input pin controls the SPST switch operation. For the OPA1S2384, a logic-low signal opens the switch and a logic-high signal closes the switch. For the OPA1S2385, a logic-low signal closes the switch and a logic high signal opens the switch. |
| V+    | 9   | Positive supply voltage pin. Connect this pin to a voltage +2.7V to +5.5V.                                                                                                                                                                                                       |
| V–    | 5   | Negative supply voltage pin. Connect this pin to the ground (0 V) rail of the single-supply system power supply.                                                                                                                                                                 |

#### FUNCTIONAL BLOCK DIAGRAM



(1) The OPA1S2384 internal switch is active high; the OPA1S2385 internal switch is active low.

SBOS645A-DECEMBER 2012-REVISED JUNE 2013



www.ti.com

### **TYPICAL CHARACTERISTICS**

#### **Table 1. Characteristic Performance Measurements**

| TITLE                                                                     | FIGURE    |
|---------------------------------------------------------------------------|-----------|
| Offset Voltage Production Distribution                                    | Figure 1  |
| Common-Mode Rejection Ratio and Power-Supply Rejection Ratio vs Frequency | Figure 2  |
| Input Bias Current vs Temperature                                         | Figure 3  |
| Input Voltage and Current Noise Spectral Density vs Frequency             | Figure 4  |
| Open-Loop Gain and Phase                                                  | Figure 5  |
| Noninverting Small-Signal Frequency Response                              | Figure 6  |
| Inverting Small-Signal Frequency Response                                 | Figure 7  |
| Noninverting Small-Signal Step Response                                   | Figure 8  |
| Noninverting Large-Signal Step Response                                   | Figure 9  |
| Frequency Response for Various R <sub>L</sub>                             | Figure 10 |
| Frequency Response for Various CL                                         | Figure 11 |
| Recommended R <sub>S</sub> vs Capacitive Load                             | Figure 12 |
| Output Voltage Swing vs Output Current                                    | Figure 13 |
| OPEN-Loop Gain vs Temperature                                             | Figure 14 |
| Closed-Loop Output Impedance vs Frequency                                 | Figure 15 |
| Maximum Output Voltage vs Frequency                                       | Figure 16 |
| Output Settling Time to 0.1%                                              | Figure 17 |
| Supply Current vs Temperature                                             | Figure 18 |
| R <sub>ON</sub> vs Temperature                                            | Figure 19 |
| R <sub>ON</sub> vs V <sub>COM</sub>                                       | Figure 20 |
| Leakage Current vs Temperature                                            | Figure 21 |
| Charge-Injection (Q <sub>C</sub> ) vs V <sub>COM</sub>                    | Figure 22 |
| t <sub>ON</sub> and t <sub>OFF</sub> vs Supply Voltage                    | Figure 23 |
| $t_{ON}$ and $t_{OFF}$ vs Temperature (V+ = 5 V)                          | Figure 24 |
| Gain vs Frequency                                                         | Figure 25 |
| Off Isolation vs Frequency                                                | Figure 26 |

Copyright © 2012–2013, Texas Instruments Incorporated



#### SBOS645A - DECEMBER 2012 - REVISED JUNE 2013

#### www.ti.com

#### **TYPICAL CHARACTERISTICS**

Amplifier conditions: At  $T_A = +25^{\circ}C$ ,  $R_L = 1 \text{ k}\Omega$  connected to  $V_S / 2$ , and  $V_O = V_{CM} = V_S / 2$ , unless otherwise noted.



Figure 1. OFFSET VOLTAGE PRODUCTION DISTRIBUTION







Figure 6. NONINVERTING SMALL-SIGNAL FREQUENCY RESPONSE

TEXAS INSTRUMENTS

#### SBOS645A-DECEMBER 2012-REVISED JUNE 2013

www.ti.com



8



# OPA1S2384 OPA1S2385

#### www.ti.com

#### SBOS645A - DECEMBER 2012 - REVISED JUNE 2013



ÈXAS **NSTRUMENTS** 

#### SBOS645A-DECEMBER 2012-REVISED JUNE 2013

www.ti.com







# OPA1S2384 OPA1S2385

#### www.ti.com

#### SBOS645A - DECEMBER 2012 - REVISED JUNE 2013



SBOS645A-DECEMBER 2012-REVISED JUNE 2013



www.ti.com

#### **APPLICATION INFORMATION**

#### **OPERATING VOLTAGE**

The OPA1S238x operates over a power-supply range of +2.7 V to +5.5 V. Supply voltages higher than +6 V (absolute maximum) can permanently damage the device. Parameters that vary over supply voltage or over temperature are shown in the *Typical Characteristics* section of this data sheet.

#### INPUT VOLTAGE

The OPA1S238x input common-mode voltage range extends 0.1 V beyond the supply rails. Under normal operating conditions, the input bias current is approximately 3 pA. Input voltages exceeding the supply voltage can cause excessive current to flow into or out of the input pins. If there is a possibility that this operating condition may occur, the inputs must be protected. Momentary voltages that exceed the supply voltage can be tolerated if the input current is limited to 10 mA. This limitation is easily accomplished with an input resistor between the signal and the input pin of the device.

#### OUTPUT VOLTAGE

Rail-to-rail output is achieved by using a class AB output stage with common-source transistors. For highimpedance loads (> 200  $\Omega$ ), the output voltage swing is typically 100 mV from the supply rails. With 10- $\Omega$  loads, a useful output swing can be achieved while maintaining high open-loop gain; see Figure 13.

#### **OUTPUT DRIVE**

The OPA1S238x output stage can supply a continuous output current of  $\pm 100$  mA and still provide approximately 2.7 V of output swing on a 5-V supply; see Figure 13.

The OPA1S238x provides peak currents of up to 200 mA, which corresponds to the typical short-circuit current. Therefore, an on-chip thermal shutdown circuit is provided to protect the OPA1S238x from dangerously-high junction temperatures. At +160°C, the protection circuit shuts down the amplifier. Normal operation resumes when the junction temperature cools to below +140°C.

#### CAPACITIVE LOAD AND STABILITY

The OPA1S238x can drive a wide range of capacitive loads. However, all op amps can become unstable under certain conditions. Op amp configuration, gain, and load value are just a few of the factors to consider when determining stability. An op amp in a unity-gain configuration is most susceptible to the effects of capacitive loading. The capacitive load reacts with the op amp output resistance, along with any additional load resistance, to create a pole in the small-signal response that degrades the phase margin; see Figure 12 for details.

The OPA1S238x topology enhances its ability to drive capacitive loads. In unity gain, these op amps perform well with large capacitive loads. See Figure 10 and Figure 11 for details.

One method of improving capacitive load drive in the unity-gain configuration is to insert a 10- $\Omega$  to 20- $\Omega$  resistor in series with the output. This resistor significantly reduces ringing with large capacitive loads. For details about stability with certain output capacitors, see Figure 11. However, if there is a resistive load in parallel with the capacitive load, R<sub>S</sub> creates a voltage divider. This voltage divider introduces a dc error at the output and slightly reduces output swing. This error may be insignificant. For instance, with R<sub>L</sub> = 10 k $\Omega$  and R<sub>S</sub> = 20  $\Omega$ , there is only about a 0.2% error at the output.

#### WIDEBAND TRANSIMPEDANCE AMPLIFIER

Wide bandwidth, low input bias current and low current noise make the OPA1S238x an ideal wideband, photodiode, transimpedance amplifier for low-voltage, single-supply applications. Low-voltage noise is important because photodiode capacitance causes the effective noise gain of the circuit to increase at high frequencies.

#### POWER DISSIPATION

Power dissipation depends on power-supply voltage, signal, and load conditions. With dc signals, power dissipation is equal to the product of output current times the voltage across the conducting output transistor. Power dissipation can be minimized by using the lowest possible power-supply voltage necessary to assure the required output voltage swing.



SBOS645A - DECEMBER 2012 - REVISED JUNE 2013

For resistive loads, the maximum power dissipation occurs at a dc output voltage of one-half the power-supply voltage. Dissipation with ac signals is lower. Application bulletin AB-039 (SBOA022), *Power Amplifier Stress and Power Handling Limitations*, explains how to calculate or measure power dissipation with unusual signals and loads, and is available for download at www.ti.com.

Repeated activation of the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to +150°C, maximum. To estimate the margin of safety in a complete design, increase the ambient temperature until the thermal protection is triggered at +160°C. However, for reliable operation, design your system to operate at a maximum of 35°C below the thermal protection trigger temperature (that is, +125°C or less).

#### TYPICAL APPLICATIONS

The following sections show typical applications of the OPA1S238x and explain their basic functionality.

#### **Signal Strength Detection**

The OPA1S238x can be used to detect the signal strength of a fast changing optical signal. Figure 27 shows a simplified circuit for this application.

Optical sensors like photodiodes often generate a current that is proportional to the amount of light detected by these sensors. The current generated by this sensor is represented by the current source  $I_{IN}$ , as shown in Figure 27. One of the OPA1S238x op amps is configured in a transimpedance configuration. If it is assumed that this op amp behaves like an ideal op amp, then all the current generated by  $I_{IN}$  flows through R1 and generates a voltage drop of  $I_{IN} \times R1$ . The voltage at the output of this op amp can then be calculated by  $V_{TIA} = V_{BIAS} + I_{IN} \times R1$ . This calulation assumes ideal components.

In real-life applications, the current generated by  $I_{IN}$  can change very quickly. The current at a specific point in time can be measured by using the internal switch of the OPA1S238x. When the switch is closed, the C2 capacitor is charged to the output voltage level of the first amplifier ( $V_{TIA}$ ). By opening the switch, the output is disconnected from C2, and the voltage at the noninverting terminal of the second op amp remains at the same voltage level as when the switch was opened. The second op amp is configured in a buffer configuration and prevents the C2 capacitor from being discharged by a load at the V<sub>OUT</sub> terminal.



Figure 27. Signal Strength Detection

SBOS645A-DECEMBER 2012-REVISED JUNE 2013

#### Sample and Hold

The OPA1S238x can be used in a basic sample-and-hold configuration. Figure 28 shows the simplified circuit for this application.



Figure 28. Sample-and-Hold Circuit

This sample-and-hold circuit can be used to sample the  $V_{IN}$  voltage at a specific point in time and hold it at  $V_{OUT}$ . This functionality is especially useful when fast-moving signals must be digitized.

When the switch connecting the two op amps is closed, the circuit operates in *track mode*. In track mode, if ideal components are assumed, the voltage at  $V_{OUT}$  follows the voltage at  $V_{IN}$ , only delayed by a filter consisting of R1 and C1.

As soon as the internal switch is opened, the output voltage no longer follows the input voltage. If ideal components are assumed again, the change in C1 remains constant and voltage at  $V_{OUT}$  reflects the voltage at  $V_{IN}$  at the moment that the switch was opened.

The values of R1 and C1 must be chosen depending on the bandwidth of the input signal, the sample time, and the hold time. Long hold times require larger capacitors in order to reduce the error from any leakage currents coming out of C1. Short sample times require smaller capacitors to allow for fast settling. It is important to choose the R1 value according to Figure 12 to prevent ringing or excessive damping, and to include the influence of switch on resistance in this selection.

There are several error sources that should be considered when designing a sample-and-hold circuit. The most important ones are:

- Aperture Time is the time required for a switch to open and remove the charging signal from the capacitor after the mode control signal has changed from sample to hold.
- Effective Aperture Time is the difference in propagation delay times of the analog signal and the mode control signal from their respective input pins to the switch.
- **Charge Offset** is the output voltage change that results from a charge transfer into the hold capacitor through stray capacitance when Hold mode is enabled.
- **Droop Rate** is the change in output voltage over time during Hold mode as a result of hold capacitor leakage, switch leakage, and bias current of the output amplifier.
- **Drift Current** is the net leakage current affecting the hold capacitor during Hold mode.
- Hold Mode Feedthrough is the fraction of the input signal that appears at the output while in Hold mode. It is primarily a function of switch capacitance, but may also be increased by poor layout practices.
- Hold Mode Settling Time is the time required for the sample-to-hold transient to settle within a specified error band.



SBOS645A - DECEMBER 2012 - REVISED JUNE 2013

# **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | nanges from Original (December 2012) to Revision A Pa                                                    | age |
|----|----------------------------------------------------------------------------------------------------------|-----|
| •  | Changed document status from Product Mix to Production Data                                              | . 1 |
| •  | Changed first sub-bullet of SPST Switch Features bullet                                                  | . 1 |
| •  | Changed Quiescent Current Features bullet                                                                | . 1 |
| •  | Added last two Features bullets                                                                          | . 1 |
| •  | Changed front-page graphic footnote                                                                      | . 1 |
| •  | Moved OPA1S2384 to Production Data                                                                       | . 2 |
| •  | Deleted transport media column from Package Information table                                            | . 2 |
| •  | Deleted second footnote from Package Information table                                                   | . 2 |
| •  | Changed title of Electrical Characteristics: Amplifier Section table                                     | . 3 |
| •  | Changed Offset Voltage, Channel separation parameter                                                     | . 3 |
| •  | Changed Power Supply, $I_Q$ parameter                                                                    | . 4 |
| •  | Changed DC, Analog voltage range parameter maximum specification and Ron parameter typical specification | . 4 |
| •  | Changed Dynamic, Q <sub>C</sub> parameter test conditions                                                | . 4 |
| •  | Changed block diagram footnote                                                                           | . 5 |
| •  | Added curve summary table                                                                                | . 6 |
| •  | Updated Figure 3                                                                                         | . 7 |
| •  | Updated Figure 18                                                                                        | . 9 |



### **PACKAGING INFORMATION**

| Orderable Device |        | Package Type | Package<br>Drawing | Pins | Package<br>Qty |              | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Gly            | (2)          | (6)                           | (3)                 |              | (4/5)          |         |
| OPA1S2384IDRCR   | ACTIVE | VSON         | DRC                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OVAQ           | Samples |
| OPA1S2384IDRCT   | ACTIVE | VSON         | DRC                | 10   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OVAQ           | Samples |
| OPA1S2385IDRCR   | ACTIVE | VSON         | DRC                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OUZQ           | Samples |
| OPA1S2385IDRCT   | ACTIVE | VSON         | DRC                | 10   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OUZQ           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal Device | 1    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA1S2384IDRCR                    | VSON | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| OPA1S2384IDRCT                    | VSON | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| OPA1S2385IDRCR                    | VSON | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| OPA1S2385IDRCT                    | VSON | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

16-Oct-2020



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA1S2384IDRCR | VSON         | DRC             | 10   | 3000 | 853.0       | 449.0      | 35.0        |
| OPA1S2384IDRCT | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| OPA1S2385IDRCR | VSON         | DRC             | 10   | 3000 | 853.0       | 449.0      | 35.0        |
| OPA1S2385IDRCT | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |

# **DRC 10**

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **DRC0010J**



# **PACKAGE OUTLINE**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# DRC0010J

# **EXAMPLE BOARD LAYOUT**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# DRC0010J

# **EXAMPLE STENCIL DESIGN**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated