eGaN® FET DATASHEET EPC2030 ### **EPC2030 – Enhancement Mode Power Transistor** $V_{DS}$ , 40 V $R_{DS(on)}\,,\,\,2.4\,m\Omega$ I<sub>D</sub>, 48 A Gallium Nitride's exceptionally high electron mobility and low temperature coefficient allows very low R<sub>DS(on)</sub>, while its lateral device structure and majority carrier diode provide exceptionally low Q<sub>G</sub> and zero Q<sub>RR</sub>. The end result is a device that can handle tasks where very high switching frequency, and low on-time are beneficial as well as those where on-state losses dominate. | | Maximum Ratings | | | | | | |------------------|-------------------------------------------------------------|------------|------|--|--|--| | | PARAMETER | VALUE | UNIT | | | | | V | Drain-to-Source Voltage (Continuous) | 40 | V | | | | | V <sub>DS</sub> | Drain-to-Source Voltage (up to 10,000 5 ms pulses at 150°C) | 48 | V | | | | | I <sub>D</sub> | Continuous ( $T_A = 25$ °C, $R_{\theta JA} = 6$ °C/W) | 48 | ۸ | | | | | | Pulsed (25°C, $T_{PULSE} = 300 \mu s$ ) | 490 | Α | | | | | V | Gate-to-Source Voltage | 6 | V | | | | | V <sub>GS</sub> | Gate-to-Source Voltage | -4 | V | | | | | TJ | Operating Temperature | -40 to 150 | °C | | | | | T <sub>STG</sub> | Storage Temperature | -40 to 150 | | | | | | (2) | | (9) | (9) | 9 | |-----|-----|-----|-----|---| | (3) | (3) | (3) | 9 | 9 | | | (3) | 9 | 9 | 9 | | (2) | (3) | 9 | 9 | 9 | | (2) | (2) | (2) | | ( | EPC2030 eGaN® FETs are supplied only in passivated die form with solder bumps. Die Size: 4.6 mm x 2.6 mm - · High Speed DC-DC Conversion - Motor Drive - Industrial Automation - · Synchronous Rectification - · Class-D Audio | | Thermal Characteristics | | | | | |-----------------|--------------------------------------------------|------|------|--|--| | | PARAMETER TYP | | | | | | $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case | 0.45 | | | | | $R_{\theta JB}$ | Thermal Resistance, Junction-to-Board | 3.9 | °C/W | | | | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 1) | 45 | | | | Note $1: R_{\theta JA}$ is determined with the device mounted on one square inch of copper pad, single layer 2 oz copper on FR4 board. $See \ https://epc-co.com/epc/documents/product-training/Appnote\_Thermal\_Performance\_of\_eGaN\_FETs.pdf \ for \ details.$ | | Static Characteristics ( $T_j = 25^{\circ}$ C unless otherwise stated) | | | | | | | |---------------------|------------------------------------------------------------------------|------------------------------------------------|-----|-----|-----|------|--| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | BV <sub>DSS</sub> | Drain-to-Source Voltage | $V_{GS} = 0 \text{ V, I}_{D} = 1.1 \text{ mA}$ | 40 | | | V | | | I <sub>DSS</sub> | Drain-Source Leakage | $V_{GS} = 0 \text{ V}, V_{DS} = 32 \text{ V}$ | | 0.1 | 0.9 | mA | | | I <sub>GSS</sub> | Gate-to-Source Forward Leakage | $V_{GS} = 5 V$ | | 1 | 9 | mA | | | | Gate-to-Source Reverse Leakage | $V_{GS} = -4 V$ | | 0.1 | 0.9 | mA | | | V <sub>GS(TH)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}$ , $I_{D} = 16 \text{ mA}$ | 0.8 | 1.5 | 2.5 | V | | | R <sub>DS(on)</sub> | Drain-Source On Resistance | $V_{GS} = 5 \text{ V, } I_D = 30 \text{ A}$ | | 1.8 | 2.4 | mΩ | | | V <sub>SD</sub> | Source-Drain Forward Voltage | $I_S = 0.5 \text{ A, } V_{GS} = 0 \text{ V}$ | | 1.9 | | V | | All measurements were done with substrate connected to source. EPC2030 eGaN® FET DATASHEET | | Dynamic Characteristics (T <sub>J</sub> = 25°C unless otherwise stated) | | | | | | | |----------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------|-----|------|------|------|--| | | PARAMETER | TEST CONDITIONS | MIN | ТҮР | MAX | UNIT | | | $C_{ISS}$ | Input Capacitance | | | 1960 | 2360 | | | | $C_{RSS}$ | Reverse Transfer Capacitance | $V_{DS} = 20 \text{ V}, V_{GS} = 0 \text{ V}$ | | 62 | | | | | $C_{OSS}$ | Output Capacitance | | | 1120 | 1680 | pF | | | C <sub>OSS(ER)</sub> | Effective Output Capacitance, Energy Related (Note 2) | V -0+020VV -0V | | 1440 | | | | | C <sub>OSS(TR)</sub> | Effective Output Capacitance, Time Related (Note 3) | $V_{DS} = 0$ to 20 V, $V_{GS} = 0$ V | | 1600 | | | | | $R_{G}$ | Gate Resistance | | | 0.4 | | Ω | | | $Q_{G}$ | Total Gate Charge | $V_{DS} = 20 \text{ V}, V_{GS} = 5 \text{ V}, I_D = 30 \text{ A}$ | | 17 | 22 | | | | $Q_GS$ | Gate-to-Source Charge | | | 5.8 | | | | | $Q_GD$ | Gate-to-Drain Charge | $V_{DS} = 20 \text{ V}, I_D = 30 \text{ A}$ | | 3.4 | | C | | | $Q_{G(TH)}$ | Gate Charge at Threshold | | | 4.2 | | nC | | | Qoss | Output Charge | $V_{DS} = 20 \text{ V}, V_{GS} = 0 \text{ V}$ | | 32 | 48 | | | | $Q_{RR}$ | Source-Drain Recovery Charge | | | 0 | | | | All measurements were done with substrate connected to source. Note 2: $C_{OSS(ER)}$ is a fixed capacitance that gives the same stored energy as $C_{OSS}$ while $V_{DS}$ is rising from 0 to 50% $BV_{DSS}$ . Note 3: $C_{OSS(TR)}$ is a fixed capacitance that gives the same charging time as $C_{OSS}$ while $V_{DS}$ is rising from 0 to 50% $BV_{DSS}$ . Figure 1: Typical Output Characteristics at 25°C Figure 3: $R_{\text{DS(on)}}\,\text{vs.}\,V_{\text{GS}}\,\text{for Various Drain Currents}$ **Figure 2: Transfer Characteristics** Figure 4: $R_{DS(on)}$ vs. $V_{GS}$ for Various Temperatures eGaN® FET DATASHEET EPC2030 Figure 5b: Capacitance (Log Scale) Figure 6: Output Charge and Coss Stored Energy Figure 7: Gate Charge **Figure 8: Reverse Drain-Source Characteristics** Figure 9: Normalized On-State Resistance vs. Temperature All measurements were done with substrate shortened to source eGan® FET DATASHEET EPC2030 $T_J = Max Rated$ , $T_C = +25$ °C, Single Pulse **Figure 12: Transient Thermal Response Curves** t<sub>p</sub>, Rectangular Pulse Duration, seconds eGaN® FET DATASHEET **EPC2030** #### TAPE AND REEL CONFIGURATION | | Dimension (mm) | | | | |-------------------|----------------|-------|-------|--| | EPC2030 (Note 1) | Target | MIN | MAX | | | a | 12.00 | 11.90 | 12.30 | | | b | 1.75 | 1.65 | 1.85 | | | <b>c</b> (Note 2) | 5.50 | 5.45 | 5.55 | | | d | 4.00 | 3.90 | 4.10 | | | е | 8.00 | 7.90 | 8.10 | | | f (Note 2) | 2.00 | 1.95 | 2.05 | | | q | 1.50 | 1.50 | 1.60 | | Die is placed into pocket solder bump side down (face side down) Note 1: MSL 1 (moisture sensitivity level 1) classified according to IPC/ JEDEC industry standard. Note 2: Pocket position is relative to the sprocket hole measured as true position of the pocket, not the pocket hole. ### **DIE MARKINGS** | D4 | | Laser Markings | | |----------------|--------------------------|---------------------------------|---------------------------------| | Part<br>Number | Part #<br>Marking Line 1 | Lot_Date Code<br>Marking Line 2 | Lot_Date Code<br>Marking Line 3 | | EPC2030 | 2030 | YYYY | ZZZZ | | DIM | Micrometers | | | | | |-----|-------------|---------|------|--|--| | VIM | MIN | Nominal | MAX | | | | A | 4570 | 4600 | 4630 | | | | В | 2570 | 2600 | 2630 | | | | C | 1000 | 1000 | 1000 | | | | d | 500 | 500 | 500 | | | | e | 285 | 300 | 315 | | | | f | 332 | 369 | 406 | | | Pads 1 and 2 are Gate; Pads 5, 6, 7, 8, 9, 15, 16, 17, 18, 19 are Drain; Pads 3, 4, 10, 11, 13, 14, 20, 21, 22, 23, 24 are Source; Pad 12 is Substrate\* \*Substrate pin should be connected to Source | Seating plane | 0+/-28 \$10 typ | 790 typ | |---------------|-----------------|---------| | Seating plane | 280+ | | Side View eGaN® FET DATASHEET EPC2030 # RECOMMENDED LAND PATTERN (units in $\mu$ m) Land pattern is solder mask defined Solder mask opening is 330 µm It is recommended to have on-Cu trace PCB vias Pads 1 and 2 are Gate; Pads 5, 6, 7, 8, 9, 15, 16, 17, 18, 19 are Drain; Pads 3, 4, 10, 11, 13, 14, 20, 21, 22, 23, 24 are Source; Pad 12 is Substrate\* \*Substrate pin should be connected to Source ## RECOMMENDED STENCIL DRAWING (units in $\mu$ m) Recommended stencil should be 4 mil (100 $\mu$ m) thick, must be laser cut, openings per drawing. Additional assembly resources available at https://epc-co.com/epc/DesignSupport/AssemblyBasics.aspx # RECOMMENDED STENCIL DRAWING (units in µm) Recommended stencil should be 4 mil (100 $\mu$ m) thick, must be laser cut, openings per drawing. Additional assembly resources available at https://epc-co.com/epc/DesignSupport/AssemblyBasics.aspx Efficient Power Conversion Corporation (EPC) reserves the right to make changes without further notice to any products herein to improve reliability, function or design. EPC does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others. eGaN® is a registered trademark of Efficient Power Conversion Corporation. EPC Patent Listing: epc-co.com/epc/AboutEPC/Patents.aspx Information subject to change without notice. Revised June, 2020