

# SPC564A70B4, SPC564A70L7

# 32-bit Power Architecture<sup>®</sup> based MCU for automotive powertrain applications

### Features

- 150 MHz e200z4 Power Architecture<sup>®</sup> core
  - Variable length instruction encoding (VLE)
  - Superscalar architecture with 2 execution units
  - Up to 2 integer or floating point instructions per cycle
  - Up to 4 multiply and accumulate operations per cycle
- Memory organization
  - 2 MB on-chip flash memory with ECC and read-while-write (RWW)
  - 128 KB on-chip SRAM with standby functionality (32 KB) and ECC
  - 8 KB instruction cache (with line locking), configurable as 2- or 4-way
  - 14 + 3 KB eTPU code and data RAM
  - $4 \times 4$  crossbar switch (XBAR)
  - 24-entry MMU
- Fail Safe Protection
  - 16-entry Memory Protection Unit (MPU)
  - CRC unit with 3 submodules
  - Junction temperature sensor
- Interrupt
  - Configurable interrupt controller (INTC) with non-maskable interrupt (NMI)
  - 64-channel eDMA
- Serial channels
  - 3 eSCI modules
  - 3 DSPI modules (2 of which support downstream Micro Second Channel [MSC])
  - 3 FlexCAN modules with 64 message buffers each



Datasheet - preliminary data

- 1 FlexRay module (V2.1) up to 10 Mbit/s w/dual or single channel, 128 message objects, ECC
- 1 eMIOS (24 unified channels)
- 1 eTPU2 (second generation eTPU)
  - 32 standard channels
  - 1 reaction module (6 channels with 3 outputs per channel)
- 2 enhanced queued analog-to-digital converters (eQADCs)
  - Forty 12-bit input channels
  - 688 ns minimum conversion time
- On-chip CAN/SCI Bootstrap loader with Boot Assist Module (BAM)
- Nexus: Class 3+ for core; Class 1 for eTPU
- JTAG (5-pin)
- Development Trigger Semaphore (DTS)
- Clock generation
  - On-chip 4-40 MHz main oscillator
  - On-chip FMPLL (frequency-modulated phase-locked loop)
- Up to 112 general purpose I/O lines
- Power reduction modes: slow, stop, and standby
- Flexible supply scheme
  - 5 V single supply with external ballast
  - Multiple external supply: 5 V, 3.3 V , and 1.2 V
- Designed for LQFP176, LBGA208, PBGA324

#### Table 1.Device summary

| Memory Flash size | Part number                                 |   |                 |
|-------------------|---------------------------------------------|---|-----------------|
| memory ridsh size | Package LQFP176 Package LBGA208 Package PB6 |   | Package PBGA324 |
| 2MB               | SPC564A70L7                                 | - | SPC564A70B4     |

Doc ID 18078 Rev 4

# Contents

| 1 | Introc | luction  |                                                                     |
|---|--------|----------|---------------------------------------------------------------------|
|   | 1.1    | Docume   | ent overview                                                        |
|   | 1.2    | Descrip  | tion                                                                |
|   | 1.3    | Device   | feature summary                                                     |
|   | 1.4    | Block di | agram                                                               |
|   | 1.5    | Feature  | details                                                             |
|   |        | 1.5.1    | e200z4 core                                                         |
|   |        | 1.5.2    | Crossbar switch (XBAR)16                                            |
|   |        | 1.5.3    | Enhanced direct memory access (eDMA)16                              |
|   |        | 1.5.4    | Interrupt controller (INTC)                                         |
|   |        | 1.5.5    | Memory protection unit (MPU)17                                      |
|   |        | 1.5.6    | Frequency-modulated phase-locked loop (FMPLL)                       |
|   |        | 1.5.7    | System integration unit (SIU) 19                                    |
|   |        | 1.5.8    | Flash memory                                                        |
|   |        | 1.5.9    | Static random access memory (SRAM)21                                |
|   |        | 1.5.10   | Boot assist module (BAM)21                                          |
|   |        | 1.5.11   | Enhanced modular input/output system (eMIOS)21                      |
|   |        | 1.5.12   | Second generation enhanced time processing unit (eTPU2) $\ldots 22$ |
|   |        | 1.5.13   | Reaction module (REACM)24                                           |
|   |        | 1.5.14   | Enhanced queued analog-to-digital converter (eQADC)24               |
|   |        | 1.5.15   | Deserial serial peripheral interface (DSPI)26                       |
|   |        | 1.5.16   | Enhanced serial communications interface (eSCI)27                   |
|   |        | 1.5.17   | Controller area network (FlexCAN)27                                 |
|   |        | 1.5.18   | FlexRay                                                             |
|   |        | 1.5.19   | System timers                                                       |
|   |        | 1.5.20   | Software watchdog timer (SWT)                                       |
|   |        | 1.5.21   | Cyclic redundancy check (CRC) module                                |
|   |        | 1.5.22   | Error correction status module (ECSM)                               |
|   |        | 1.5.23   | Peripheral bridge (PBRIDGE)                                         |
|   |        | 1.5.24   | Calibration bus interface                                           |
|   |        | 1.5.25   | Power management controller (PMC)                                   |
|   |        | 1.5.26   | Nexus port controller (NPC)                                         |
|   |        | 1.5.27   | JTAG controller (JTAGC)                                             |
|   |        | 1.5.28   | Development trigger semaphore (DTS)                                 |



| 2 | Pinou  | It and sig           | gnal description                                                     | 33 |
|---|--------|----------------------|----------------------------------------------------------------------|----|
|   | 2.1    | LQFP17               | 6 pinout                                                             | 34 |
|   | 2.2    | LBGA20               | 8 ballmap                                                            | 35 |
|   | 2.3    | PBGA32               | 4 ballmap                                                            | 37 |
|   | 2.4    | Signal su            | ummary                                                               | 41 |
|   | 2.5    | Signal de            | etails                                                               | 63 |
| 3 | Electi | rical cha            | racteristics                                                         | 69 |
|   | 3.1    | Paramet              | er classification                                                    | 69 |
|   | 3.2    | Maximur              | n ratings                                                            | 70 |
|   | 3.3    | Thermal              | characteristics                                                      | 72 |
|   |        | 3.3.1                | General notes for specifications at maximum junction temperature     | 73 |
|   | 3.4    | EMI (ele             | ctromagnetic interference) characteristics                           | 76 |
|   | 3.5    | Electrost            | atic discharge (ESD) characteristics                                 | 76 |
|   | 3.6    | Power m<br>specifica | anagement control (PMC) and power on reset (POR) electrical tions 77 |    |
|   |        |                      | Regulator example                                                    |    |
|   |        |                      | Recommended power transistors                                        |    |
|   | 3.7    | -                    | p/down sequencing                                                    |    |
|   | 3.8    | DC elect             | rical specifications                                                 | 82 |
|   | 3.9    | •                    | current specifications                                               |    |
|   |        |                      | I/O pad V <sub>RC33</sub> current specifications                     |    |
|   |        |                      | LVDS pad specifications                                              |    |
|   | 3.10   |                      | r and PLLMRFM electrical characteristics                             |    |
|   | 3.11   | -                    | ture sensor electrical characteristics                               |    |
|   | 3.12   | eQADC                | electrical characteristics                                           | 93 |
|   | 3.13   | Configur             | ing SRAM wait states                                                 | 95 |
|   | 3.14   | Platform             | flash controller electrical characteristics                          | 96 |
|   | 3.15   | Flash me             | emory electrical characteristics                                     | 96 |
|   | 3.16   | AC spec              | ifications                                                           | 98 |
|   |        | 3.16.1               | Pad AC specifications                                                | 98 |
|   | 3.17   | AC timin             | g 1                                                                  | 02 |
|   |        | 3.17.1               | Reset and configuration pin timing1                                  | 02 |
|   |        |                      | IEEE 1149.1 interface timing1                                        |    |
|   |        | 3.17.3               | Nexus timing1                                                        | 06 |



| 6 | Revi | sion hist  | tory                                    |
|---|------|------------|-----------------------------------------|
| 5 | Orde | ering info | ormation                                |
|   |      | 4.2.3      | PBGA324                                 |
|   |      | 4.2.2      | BGA208                                  |
|   |      | 4.2.1      | LQFP176                                 |
|   | 4.2  | Packag     | e mechanical data 124                   |
|   | 4.1  | ECOPA      | CK <sup>®</sup>                         |
| 4 | Pack | -          |                                         |
|   |      | 3.17.10    | FlexCAN system clock source             |
|   |      | 3.17.9     | eQADC SSI timing121                     |
|   |      | 3.17.8     | DSPI timing                             |
|   |      | 3.17.7     | eMIOS timing                            |
|   |      | 3.17.6     | eTPU timing                             |
|   |      | 3.17.5     | External interrupt timing (IRQ pin) 114 |
|   |      | 3.17.4     | Calibration bus interface timing 110    |



# List of tables

| Table 1.  | Device summary                                                     | 1     |
|-----------|--------------------------------------------------------------------|-------|
| Table 2.  | SPC564A70 device feature summary                                   | 8     |
| Table 3.  | SPC564A70 series block summary                                     | 12    |
| Table 4.  | SPC564A70 signal properties.                                       | 41    |
| Table 5.  | Pad types                                                          | 63    |
| Table 6.  | Signal details                                                     | 63    |
| Table 7.  | Power/ground segmentation                                          | 68    |
| Table 8.  | Parameter classifications                                          | 69    |
| Table 9.  | Absolute maximum ratings                                           | 70    |
| Table 10. | Thermal characteristics for 176-pin LQFP                           | 72    |
| Table 11. | Thermal characteristics for 208-pin LBGA                           | 72    |
| Table 12. | Thermal characteristics for 324-pin PBGA                           | 73    |
| Table 13. | EMI testing specifications                                         | 76    |
| Table 14. | ESD ratings                                                        | 76    |
| Table 15. | PMC operating conditions and external regulators supply voltage    | 77    |
| Table 16. | PMC electrical characteristics                                     | 77    |
| Table 17. | SPC564A70 External network specification                           | 80    |
| Table 18. | Transistor recommended operating characteristics                   | 81    |
| Table 19. | Power sequence pin states—Fast type pads                           | 81    |
| Table 20. | Power sequence pin states—Medium, slow and multi-voltage type pads | 81    |
| Table 21. | DC electrical specifications                                       | 82    |
| Table 22. | I/O pad average I <sub>DDE</sub> specifications                    | 87    |
| Table 23. | I/O pad V <sub>RC33</sub> average I <sub>DDE</sub> specifications  | 89    |
| Table 24. | V <sub>RC33</sub> pad average DC current.                          |       |
| Table 25. | DSPI LVDS pad specification                                        | 90    |
| Table 26. | PLLMRFM electrical specifications.                                 | 90    |
| Table 27. | Temperature sensor electrical characteristics                      | 92    |
| Table 28. | eQADC conversion specifications (operating)                        | 93    |
| Table 29. | eQADC single ended conversion specifications (operating)           | 93    |
| Table 30. | eQADC differential ended conversion specifications (operating)     | 94    |
| Table 31. | Cutoff frequency for additional SRAM wait state                    |       |
| Table 32. | APC, RWSC, WWSC settings vs. frequency of operation                | 96    |
| Table 33. | Flash program and erase specifications                             | 96    |
| Table 34. | Flash EEPROM module life                                           | 97    |
| Table 35. | Pad AC specifications (V <sub>DDE</sub> = 4.75 V)                  |       |
| Table 36. | Pad AC specifications (V <sub>DDE</sub> = 3.0 V)                   | 99    |
| Table 37. | Reset and configuration pin timing                                 |       |
| Table 38. | JTAG pin AC electrical characteristics                             | . 102 |
| Table 39. | Nexus debug port timing                                            | . 106 |
| Table 40. | Nexus debug port operating frequency.                              | . 109 |
| Table 41. | Calibration bus interface maximum operating frequency              | . 110 |
| Table 42. | Calibration bus operation timing                                   | . 110 |
| Table 43. | External interrupt timing                                          | . 114 |
| Table 44. | eTPU timing                                                        | . 114 |
| Table 45. | eMIOS timing                                                       |       |
| Table 46. | DSPI channel frequency support                                     | . 115 |
| Table 47. | DSPI timing                                                        | . 115 |
| Table 48. | eQADC SSI timing characteristics (pads at 3.3 V or at 5.0 V)       | . 121 |
|           |                                                                    |       |



| Table 49. | FlexCAN engine system clock divider threshold | 122 |
|-----------|-----------------------------------------------|-----|
| Table 50. | FlexCAN engine system clock divider           | 123 |
| Table 51. | LQFP176 mechanical data                       | 125 |
| Table 52. | LBGA208 mechanical data                       | 126 |
| Table 53. | PBGA324 package mechanical data               | 129 |
| Table 54. | Document revision history                     | 131 |



# List of figures

| Figure 1.  | SPC564A70 series block diagram                                                | 11  |
|------------|-------------------------------------------------------------------------------|-----|
| Figure 2.  | 176-pin LQFP pinout (top view)                                                | 34  |
| Figure 3.  | 208-pin LBGA package ballmap (viewed from above)                              | 35  |
| Figure 4.  | 324-pin PBGA package ballmap (northwest, viewed from above)                   | 37  |
| Figure 5.  | 324-pin PBGA package ballmap (southwest, viewed from above)                   | 38  |
| Figure 6.  | 324-pin PBGA package ballmap (northeast, viewed from above)                   | 39  |
| Figure 7.  | 324-pin PBGA package ballmap (southeast, viewed from above)                   | 40  |
| Figure 8.  | Core voltage regulator controller external components preferred configuration | 80  |
| Figure 9.  | Pad output delay—Fast pads                                                    | 101 |
| Figure 10. | Pad output delay—Slew rate controlled fast, medium, and slow pads             | 101 |
| Figure 11. | Reset and configuration pin timing                                            | 102 |
| Figure 12. | JTAG test clock input timing                                                  | 104 |
| Figure 13. | JTAG test access port timing                                                  | 105 |
| Figure 14. | JTAG JCOMP timing                                                             | 105 |
| Figure 15. | JTAG boundary scan timing                                                     | 106 |
| Figure 16. | Nexus output timing                                                           | 108 |
| Figure 17. | Nexus event trigger and test clock timings                                    | 108 |
| Figure 18. | Nexus TDI, TMS, TDO timing                                                    | 108 |
| Figure 19. | CLKOUT timing                                                                 | 111 |
| Figure 20. | Synchronous output timing                                                     | 112 |
| Figure 21. | Synchronous input timing                                                      | 113 |
| Figure 22. | ALE signal timing                                                             | 113 |
| Figure 23. | External interrupt timing                                                     | 114 |
| Figure 24. | DSPI classic SPI timing (master, CPHA = 0)                                    |     |
| Figure 25. | DSPI classic SPI timing (master, CPHA = 1)                                    |     |
| Figure 26. | DSPI classic SPI timing (slave, CPHA = 0)                                     | 118 |
| Figure 27. | DSPI classic SPI timing (slave, CPHA = 1)                                     |     |
| Figure 28. | DSPI modified transfer format timing (master, CPHA = 0)                       |     |
| Figure 29. | DSPI modified transfer format timing (master, CPHA = 1)                       |     |
| Figure 30. | DSPI modified transfer format timing (slave, CPHA = 0)                        |     |
| Figure 31. | DSPI modified transfer format timing (slave, CPHA = 1)                        |     |
| Figure 32. | DSPI PCS strobe (PCSS) timing                                                 | 121 |
| Figure 33. | eQADC SSI timing                                                              |     |
| Figure 34. | LQFP176 package mechanical drawing                                            |     |
| Figure 35. | LBGA208 package mechanical drawing                                            |     |
| Figure 36. | PBGA324 package mechanical drawing                                            |     |
| Figure 37. | Product code structure                                                        | 130 |



# 1 Introduction

#### 1.1 Document overview

This document provides electrical specifications, pin assignments, and package diagrams for the SPC564A70 series of microcontroller units (MCUs). It also describes the device features and highlights important electrical and physical characteristics. For functional characteristics, refer to the device reference manual.

### 1.2 Description

This microcontroller is a 32-bit system-on-chip (SoC) device intended for use in mid-range engine control and automotive transmission control applications.

It is compatible with devices in ST's SPC56xx family and offers performance and capability above that of the SPC563M devices.

The microcontroller's e200z4 host processor core is built on the Power Architecture technology and designed specifically for embedded applications. In addition to the Power Architecture technology, this core supports instructions for digital signal processing (DSP).

The device has two levels of memory hierarchy consisting of 8 KB of instruction cache, backed by a 128 KB on-chip SRAM and a 2 MB internal flash memory.

For development, the device includes a calibration bus that is accessible only when using the STMicroelectronics calibration tool.

### 1.3 Device feature summary

*Table 2* summarizes the SPC564A70 features and compares them to those of the SPC564A80.

 Table 2.
 SPC564A70 device feature summary

| Feature                      | SPC564A70                  | SPC564A80    |  |
|------------------------------|----------------------------|--------------|--|
| Process                      | 90                         | nm           |  |
| Core e200z4                  |                            |              |  |
| SIMD                         | Ye                         | es           |  |
| VLE                          | Ye                         | es           |  |
| Cache                        | 8 KB instruction           |              |  |
| Non-Maskable Interrupt (NMI) | NMI and Critical Interrupt |              |  |
| MMU                          | 24-entry                   |              |  |
| MPU                          | 16-entry                   |              |  |
| Crossbar switch              | 4 × 4                      | $5 \times 4$ |  |
| Core performance             | 0–150 MHz                  |              |  |
| Windowing software watchdog  | Ye                         | es           |  |



| Feature                                 | SPC564A70                          | SPC564A80                   |  |
|-----------------------------------------|------------------------------------|-----------------------------|--|
| Core Nexus                              | CI                                 | ass 3+                      |  |
| SRAM                                    | 128 KB                             | 192 KB                      |  |
| Flash                                   | 2 MB                               | 4 MB                        |  |
| Flash fetch accelerator                 | 4×128-bit                          | 4 × 256-bit                 |  |
| External bus                            | None                               | 16-bit (incl. 32-bit muxed) |  |
| Calibration bus                         | 16-bit (incl                       | . 32-bit muxed)             |  |
| DMA                                     | 64 c                               | channels                    |  |
| DMA Nexus                               | I                                  | None                        |  |
| Serial                                  |                                    | 3                           |  |
| eSCI_A                                  | Yes (M                             | ISC uplink)                 |  |
| eSCI_B                                  | Yes (M                             | ISC uplink)                 |  |
| eSCI_C                                  |                                    | Yes                         |  |
| CAN                                     |                                    | 3                           |  |
| CAN_A                                   | 64 message buffers                 |                             |  |
| CAN_B                                   | 64 message buffers                 |                             |  |
| CAN_C                                   | 64 message buffers                 |                             |  |
| SPI                                     |                                    | 3                           |  |
| Micro Second Channel (MSC) bus downlink |                                    | Yes                         |  |
| DSPI_A                                  |                                    | No                          |  |
| DSPI_B                                  | Yes (with LVDS)<br>Yes (with LVDS) |                             |  |
| DSPI_C                                  |                                    |                             |  |
| DSPI_D                                  | Yes                                |                             |  |
| FlexRay                                 | Yes                                |                             |  |
|                                         | 5 PIT channels                     |                             |  |
| System timers                           | 4 STM channels                     |                             |  |
| -1400                                   | 1 Software Watchdog                |                             |  |
| eMIOS                                   | 24 channels<br>32-channel eTPU2    |                             |  |
| eTPU                                    |                                    |                             |  |
| Code memory                             |                                    | 14 KB                       |  |
| Data memory                             |                                    | 3 KB                        |  |
| Reaction module                         | 6 channels                         |                             |  |
|                                         | 485 channels <sup>(1)</sup>        |                             |  |
| Interrupt controller ADC                |                                    | hannels                     |  |

 Table 2.
 SPC564A70 device feature summary (continued)



| Table 2. SPC504A70 device reactive summary (continued) |                                                                 |                                                                                         |  |  |
|--------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|
| Feature                                                | SPC564A70                                                       | SPC564A80                                                                               |  |  |
| ADC_0                                                  | Y                                                               | /es                                                                                     |  |  |
| ADC_1                                                  | Y                                                               | /es                                                                                     |  |  |
| Temperature sensor                                     | γ                                                               | Yes                                                                                     |  |  |
| Variable gain amplifier                                | γ                                                               | /es                                                                                     |  |  |
| Decimation filter                                      |                                                                 | 2                                                                                       |  |  |
| Sensor diagnostics                                     | γ                                                               | /es                                                                                     |  |  |
| CRC                                                    | Yes                                                             |                                                                                         |  |  |
| FMPLL                                                  | γ                                                               | /es                                                                                     |  |  |
| VRC                                                    | γ                                                               | /es                                                                                     |  |  |
| Supplies                                               | 5 V, 3                                                          | 5 V, 3.3 V <sup>(2)</sup>                                                               |  |  |
| Low-power modes                                        | Stop mode<br>Slow mode                                          |                                                                                         |  |  |
| Packages                                               | LQFP176 <sup>(3)</sup><br>PBGA324<br>496-pin CSP <sup>(4)</sup> | LQFP176 <sup>(3)</sup><br>PBGA324<br>Known Good Die (KGD)<br>496-pin CSP <sup>(4)</sup> |  |  |

 Table 2.
 SPC564A70 device feature summary (continued)

1. 197 interrupt vectors are reserved.

2. 5 V single supply only for LQFP176

3. Pinout compatible with STMicroelectronics' SPC563M64 devices

4. For ST calibration tool only

## 1.4 Block diagram

*Figure 1* shows a top-level block diagram of the SPC564A70 series.







- eDMA - Enhanced Direct Memory Access
- Enhanced Modular Input Output System eMIOS
- Enhanced Serial Communications Interface eSCI
- eTPU2 - Second gen. Enhanced Time Processing Unit
- FlexCAN Controller Area Network
- FMPLL Frequency-Modulated Phase-Locked Loop



STM SWT

VGA

System Timer Module
Software Watchdog Timer

- Variable Gain Amplifier





*Table 3* summarizes the functions of the blocks present on the SPC564A70 series microcontrollers.

 Table 3.
 SPC564A70 series block summary

| Boot assist module (BAM)         Block of read-only memory containing executable code that searches<br>for user-supplied boot code and, if none is found, executes the BAM<br>boot code resident in device ROM           Calibration bus interface         Transfers data across the crossbar switch to/from peripherals<br>attached to the calibration tool connector           Controller area network (FlexCAN)         Supports the standard CAN communications protocol           Crossbar switch (XBAR)         Internal busmaster           Cyclic redundancy check (CRC)         CRC checksum generator           Deserial serial peripheral interface (DSPI)         Provides a synchronous serial interface for communication with<br>external devices           Enhanced direct memory access (eDMA)         Performs complex data movements with minimal intervention from<br>the core.           Enhanced queued analog-to-digital<br>converter (eQADC)         Provides the functionality to generate or measure events           Enhanced serial communication interface<br>(eSCI)         Provides asynchronous serial communication capability with<br>peripheral devices and other microcontroller units           Enhanced time processor unit (eTPU2)         Second-generation co-processor processes real-time input events,<br>performs output waveform generation, and accesses shared data<br>without host intervention           Error Correction Status Module (ECSM)         The Error Correction Status Module supports a number of<br>miscellaneous control functions on platform, and includes<br>registers for capturing information on platform, and includes<br>registers for capturing information on platform, and includes<br>registe | Block                                       | Function                                                                                                                               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Calibration bus interfaceattached to the calibration tool connectorController area network (FlexCAN)Supports the standard CAN communications protocolCrossbar switch (XBAR)Internal busmasterCyclic redundancy check (CRC)CRC checksum generatorDeserial serial peripheral interface (DSPI)Provides a synchronous serial interface for communication with<br>external devicese20024 coreExecutes programs and interrupt handlersEnhanced direct memory access (eDMA)Performs complex data movements with minimal intervention from<br>the core.Enhanced queued analog-to-digital<br>converter (eQADC)Provides accurate and fast conversions for a wide range of<br>applicationsEnhanced time processor unit (eTPU2)Provides asynchronous serial communication capability with<br>peripheral devices and other microcontroller unitsEnhanced time processor unit (eTPU2)The Error Correction Status Module (ECSM)Error Correction Status Module (ECSM)Provides storage for capturing information on platform memory errors if error-<br>correcting codes (ECC) are implementedFlash memoryProvides storage for program code, constants, and variablesFlexRayProvides high-speed distributed control for advanced automotive<br>applicationsFrequency-modulated phase-locked loop<br>(FMPLL)Generates high-speed system clocks and supports programmable<br>frequency modulation                                                                                                                                                                                                                                                                                                                                                                                             | Boot assist module (BAM)                    | for user-supplied boot code and, if none is found, executes the BAM                                                                    |
| Crossbar switch (XBAR)Internal busmasterCyclic redundancy check (CRC)CRC checksum generatorDeserial serial peripheral interface (DSPI)Provides a synchronous serial interface for communication with<br>external devicese20024 coreExecutes programs and interrupt handlersEnhanced direct memory access (eDMA)Performs complex data movements with minimal intervention from<br>the core.Enhanced modular input-output system<br>(eMIOS)Provides the functionality to generate or measure eventsEnhanced queued analog-to-digital<br>converter (eQADC)Provides accurate and fast conversions for a wide range of<br>applicationsEnhanced time processor unit (eTPU2)Second-generation co-processor processes real-time input events,<br>performs output waveform generation, and accesses shared data<br>without host interventionError Correction Status Module (ECSM)The Error Correction Status Module (ECSM)Flash memoryProvides storage for program code, constants, and variablesFlexRayProvides high-speed distributed control for advanced automotive<br>applicationsFrequency-modulated phase-locked loop<br>(FMPLL)Generates high-speed system clocks and supports programmable<br>frequency modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Calibration bus interface                   |                                                                                                                                        |
| Cyclic redundancy check (CRC)CRC checksum generatorDeserial serial peripheral interface (DSPI)Provides a synchronous serial interface for communication with<br>external devicese20024 coreExecutes programs and interrupt handlersEnhanced direct memory access (eDMA)Performs complex data movements with minimal intervention from<br>the core.Enhanced modular input-output system<br>(eMIOS)Provides the functionality to generate or measure eventsEnhanced queued analog-to-digital<br>converter (eQADC)Provides accurate and fast conversions for a wide range of<br>applicationsEnhanced time processor unit (eTPU2)Second-generation co-processor processes real-time input events,<br>performs output waveform generation, and accesses shared data<br>without host interventionError Correction Status Module (ECSM)The Error Correction Status Module (ECSM)Flash memoryProvides storage for program code, constants, and variablesFlexRayProvides high-speed distributed control for advanced automotive<br>applicationsFlexRayCrected bigh-speed distributed control for advanced automotive<br>applications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Controller area network (FlexCAN)           | Supports the standard CAN communications protocol                                                                                      |
| Deserial serial peripheral interface (DSPI)Provides a synchronous serial interface for communication with<br>external devicese20024 coreExecutes programs and interrupt handlersEnhanced direct memory access (eDMA)Performs complex data movements with minimal intervention from<br>the core.Enhanced modular input-output system<br>(eMIOS)Provides the functionality to generate or measure eventsEnhanced queued analog-to-digital<br>converter (eQADC)Provides accurate and fast conversions for a wide range of<br>applicationsEnhanced time processor unit (eTPU2)Provides asynchronous serial communication capability with<br>peripheral devices and other microcontroller unitsEnhanced time processor unit (eTPU2)Second-generation co-processor processes real-time input events,<br>performs output waveform generation, and accesses shared data<br>without host interventionError Correction Status Module (ECSM)The Error Correction Status Module (ECSM)Flash memoryProvides storage for program code, constants, and variablesFlexRayProvides storage for program code, constants, and variablesFlexRayProvides high-speed distributed control for advanced automotive<br>applicationsFrequency-modulated phase-locked loop<br>(FMPLL)Generates high-speed system clocks and supports programmable<br>frequency modulation                                                                                                                                                                                                                                                                                                                                                                                                                              | Crossbar switch (XBAR)                      | Internal busmaster                                                                                                                     |
| Description         external devices           e20024 core         Executes programs and interrupt handlers           Enhanced direct memory access (eDMA)         Performs complex data movements with minimal intervention from the core.           Enhanced modular input-output system (eMIOS)         Provides the functionality to generate or measure events           Enhanced queued analog-to-digital converter (eQADC)         Provides accurate and fast conversions for a wide range of applications           Enhanced serial communication interface         Provides asynchronous serial communication capability with peripheral devices and other microcontroller units           Enhanced time processor unit (eTPU2)         Second-generation co-processor processes real-time input events, performs output waveform generation, and accesses shared data without host intervention           Error Correction Status Module (ECSM)         The Error Correction Status Module supports a number of miscellaneous control functions for the platform, and includes registers for capturing information on platform memory errors if error-correcting codes (ECC) are implemented           Flash memory         Provides storage for program code, constants, and variables           FlexRay         Provides high-speed distributed control for advanced automotive applications           Frequency-modulated phase-locked loop (FMPLL)         Generates high-speed system clocks and supports programmable frequency modulation                                                                                                                                                                                                                 | Cyclic redundancy check (CRC)               | CRC checksum generator                                                                                                                 |
| Enhanced direct memory access (eDMA)Performs complex data movements with minimal intervention from<br>the core.Enhanced modular input-output system<br>(eMIOS)Provides the functionality to generate or measure eventsEnhanced queued analog-to-digital<br>converter (eQADC)Provides accurate and fast conversions for a wide range of<br>applicationsEnhanced serial communication interface<br>(eSCI)Provides asynchronous serial communication capability with<br>peripheral devices and other microcontroller unitsEnhanced time processor unit (eTPU2)Second-generation co-processor processes real-time input events,<br>performs output waveform generation, and accesses shared data<br>without host interventionError Correction Status Module (ECSM)The Error Correction Status Module supports a number of<br>miscellaneous control functions for the platform, and includes<br>registers for capturing information on platform memory errors if error-<br>correcting codes (ECC) are implementedFlash memoryProvides storage for program code, constants, and variablesFlexRayProvides high-speed distributed control for advanced automotive<br>applicationsFrequency-modulated phase-locked loop<br>(FMPLL)Generates high-speed system clocks and supports programmable<br>frequency modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Deserial serial peripheral interface (DSPI) |                                                                                                                                        |
| Enhanced unect memory access (EDMA)the core.Enhanced modular input-output system<br>(eMIOS)Provides the functionality to generate or measure eventsEnhanced queued analog-to-digital<br>converter (eQADC)Provides accurate and fast conversions for a wide range of<br>applicationsEnhanced serial communication interface<br>(eSCI)Provides asynchronous serial communication capability with<br>peripheral devices and other microcontroller unitsEnhanced time processor unit (eTPU2)Second-generation co-processor processes real-time input events,<br>performs output waveform generation, and accesses shared data<br>without host interventionError Correction Status Module (ECSM)The Error Correction Status Module (ECSM)Flash memoryProvides storage for program code, constants, and variablesFlexRayProvides high-speed distributed control for advanced automotive<br>applicationsFrequency-modulated phase-locked loop<br>(FMPLL)Generates high-speed system clocks and supports programmable<br>frequency modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | e200z4 core                                 | Executes programs and interrupt handlers                                                                                               |
| (eMIOS)Provides the functionality to generate or measure eventsEnhanced queued analog-to-digital<br>converter (eQADC)Provides accurate and fast conversions for a wide range of<br>applicationsEnhanced serial communication interface<br>(eSCI)Provides asynchronous serial communication capability with<br>peripheral devices and other microcontroller unitsEnhanced time processor unit (eTPU2)Second-generation co-processor processes real-time input events,<br>performs output waveform generation, and accesses shared data<br>without host interventionError Correction Status Module (ECSM)The Error Correction Status Module supports a number of<br>miscellaneous control functions for the platform, and includes<br>registers for capturing information on platform memory errors if error-<br>correcting codes (ECC) are implementedFlash memoryProvides storage for program code, constants, and variablesFlexRayProvides high-speed distributed control for advanced automotive<br>applicationsFrequency-modulated phase-locked loop<br>(FMPLL)Generates high-speed system clocks and supports programmable<br>frequency modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Enhanced direct memory access (eDMA)        |                                                                                                                                        |
| converter (eQADC)applicationsEnhanced serial communication interface<br>(eSCI)Provides asynchronous serial communication capability with<br>peripheral devices and other microcontroller unitsEnhanced time processor unit (eTPU2)Second-generation co-processor processes real-time input events,<br>performs output waveform generation, and accesses shared data<br>without host interventionError Correction Status Module (ECSM)The Error Correction Status Module supports a number of<br>miscellaneous control functions for the platform, and includes<br>registers for capturing information on platform memory errors if error-<br>correcting codes (ECC) are implementedFlash memoryProvides storage for program code, constants, and variablesFlexRayProvides high-speed distributed control for advanced automotive<br>applicationsFrequency-modulated phase-locked loop<br>(FMPLL)Generates high-speed system clocks and supports programmable<br>frequency modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                             | Provides the functionality to generate or measure events                                                                               |
| (eSCI)peripheral devices and other microcontroller unitsEnhanced time processor unit (eTPU2)Second-generation co-processor processes real-time input events,<br>performs output waveform generation, and accesses shared data<br>without host interventionError Correction Status Module (ECSM)The Error Correction Status Module supports a number of<br>miscellaneous control functions for the platform, and includes<br>registers for capturing information on platform memory errors if error-<br>correcting codes (ECC) are implementedFlash memoryProvides storage for program code, constants, and variablesFlexRayProvides high-speed distributed control for advanced automotive<br>applicationsFrequency-modulated phase-locked loop<br>(FMPLL)Generates high-speed system clocks and supports programmable<br>frequency modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             |                                                                                                                                        |
| Enhanced time processor unit (eTPU2)performs output waveform generation, and accesses shared data<br>without host interventionError Correction Status Module (ECSM)The Error Correction Status Module supports a number of<br>miscellaneous control functions for the platform, and includes<br>registers for capturing information on platform memory errors if error-<br>correcting codes (ECC) are implementedFlash memoryProvides storage for program code, constants, and variablesFlexRayProvides high-speed distributed control for advanced automotive<br>applicationsFrequency-modulated phase-locked loop<br>(FMPLL)Generates high-speed system clocks and supports programmable<br>frequency modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                             |                                                                                                                                        |
| Error Correction Status Module (ECSM)miscellaneous control functions for the platform, and includes<br>registers for capturing information on platform memory errors if error-<br>correcting codes (ECC) are implementedFlash memoryProvides storage for program code, constants, and variablesFlexRayProvides high-speed distributed control for advanced automotive<br>applicationsFrequency-modulated phase-locked loop<br>(FMPLL)Generates high-speed system clocks and supports programmable<br>frequency modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Enhanced time processor unit (eTPU2)        | performs output waveform generation, and accesses shared data                                                                          |
| FlexRay       Provides high-speed distributed control for advanced automotive applications         Frequency-modulated phase-locked loop (FMPLL)       Generates high-speed system clocks and supports programmable frequency modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Error Correction Status Module (ECSM)       | miscellaneous control functions for the platform, and includes registers for capturing information on platform memory errors if error- |
| Frequency-modulated phase-locked loop<br>(FMPLL)     Generates high-speed system clocks and supports programmable<br>frequency modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Flash memory                                | Provides storage for program code, constants, and variables                                                                            |
| (FMPLL) frequency modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | FlexRay                                     |                                                                                                                                        |
| Interrupt controller (INTC) Provides priority-based preemptive scheduling of interrupt requests                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                             | · · · · · · ·                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Interrupt controller (INTC)                 | Provides priority-based preemptive scheduling of interrupt requests                                                                    |
| JTAG controller Provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | JTAG controller                             |                                                                                                                                        |
| Memory protection unit (MPU) Provides hardware access control for all memory references generated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Memory protection unit (MPU)                | -                                                                                                                                      |
| Nexus port controller (NPC)         Provides real-time development support capabilities in compliance with the IEEE-ISTO 5001-2010 standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Nexus port controller (NPC)                 |                                                                                                                                        |
| Periodic interrupt timer (PIT) Produces periodic interrupts and triggers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Periodic interrupt timer (PIT)              | Produces periodic interrupts and triggers                                                                                              |



| Block                              | Function                                                                                                                                                               |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reaction Module (REACM)            | Works in conjunction with the eQADC and eTPU2 to increase system performance by removing the CPU from the current control loop.                                        |
| System Integration Unit (SIU)      | Controls MCU reset configuration, pad configuration, external interrupt, general purpose I/O (GPIO), internal peripheral multiplexing, and the system reset operation. |
| Static random-access memory (SRAM) | Provides storage for program code, constants, and variables                                                                                                            |
| System timers                      | Includes periodic interrupt timer with real-time interrupt; output compare timer and system watchdog timer                                                             |
| System watchdog timer (SWT)        | Provides protection from runaway code                                                                                                                                  |
| Temperature sensor                 | Provides the temperature of the device as an analog value                                                                                                              |

#### Table 3. SPC564A70 series block summary (continued)

- 150 MHz e200z4 Power Architecture<sup>®</sup> core
  - Variable length instruction encoding (VLE)
  - Superscalar architecture with 2 execution units
  - Up to 2 integer or floating point instructions per cycle
  - Up to 4 multiply and accumulate operations per cycle
- Memory organization
  - 2 MB on-chip flash memory with ECC and read-while-write (RWW)
  - 128 KB on-chip SRAM with standby functionality (32 KB) and ECC
  - 8 KB instruction cache (with line locking), configurable as 2- or 4-way
  - 14 + 3 KB eTPU code and data RAM
  - $4 \times 4$  crossbar switch (XBAR)
  - 24-entry MMU
- Fail Safe Protection
  - 16-entry Memory Protection Unit (MPU)
  - CRC unit with 3 submodules
  - Junction temperature sensor
- Interrupt
  - Configurable interrupt controller (INTC) with non-maskable interrupt (NMI)
  - 64-channel eDMA
- Serial channels
  - 3 eSCI modules
  - 3 DSPI modules (2 of which support downstream Micro Second Channel [MSC])
  - 3 FlexCAN modules with 64 message buffers each
  - 1 FlexRay module (V2.1) up to 10 Mbit/s w/dual or single channel, 128 message objects, ECC
- 1 eMIOS
  - 24 unified channels
- 1 eTPU2 (second generation eTPU)
  - 32 standard channels





- 1 reaction module (6 channels with 3 outputs per channel)
- 2 enhanced queued analog-to-digital converters (eQADCs)
  - Forty 12-bit input channels (multiplexed on 2 ADCs); expandable to 56 channels with external multiplexers
  - 6 command queues
  - Trigger and DMA support
  - 688 ns minimum conversion time
- On-chip CAN/SCI Bootstrap loader with Boot Assist Module (BAM)
- Nexus: Class 3+ for core; Class 1 for eTPU
- JTAG (5-pin)
- Development Trigger Semaphore (DTS)
  - EVTO pin for communication with external tool
- Clock generation
  - On-chip 4–40 MHz main oscillator
  - On-chip FMPLL (frequency-modulated phase-locked loop)
- Up to 112 general purpose I/O lines
  - Individually programmable as input, output or special function
  - Programmable threshold (hysteresis)
- Power reduction modes: slow, stop, and standby
- Flexible supply scheme
  - 5 V single supply with external ballast
  - Multiple external supply: 5 V, 3.3 V, and 1.2 V



### 1.5 Feature details

#### 1.5.1 e200z4 core

SPC564A70 devices have a high performance e200z4 core processor:

- 32-bit Power Architecture technology programmer's model
- Variable Length Encoding (VLE) enhancements
- Dual issue, 32-bit Power Architecture technology compliant CPU
- 8 KB, 2/4-way set associative instruction cache
- Thirty-two 64-bit general purpose registers (GPRs)
- Memory Management Unit (MMU) with 24-entry fully-associative translation look-aside buffer (TLB)
- Harvard Architecture: Separate instruction bus and load/store bus
- Vectored interrupt support
- Non-maskable interrupt input
- Critical Interrupt input
- New 'Wait for Interrupt' instruction, to be used with new low power modes
- Reservation instructions for implementing read-modify-write accesses
- Signal processing extension (SPE) APU
- Single Precision Floating point (scalar and vector)
- Nexus Class 3+ debug
- Process ID manipulation for the MMU using an external tool
- In-order execution and retirement
- Precise exception handling
- Branch processing unit
  - Dedicated branch address calculation adder
  - Branch target prefetching using 8-entry BTB
- Supports independent instruction and data accesses to different memory subsystems, such as SRAM and flash memory via independent Instruction and Data BIUs
- Load/store unit
  - 2-cycle load latency
  - Fully pipelined
  - Big and Little endian support
  - Misaligned access support
- Signal Processing Extension (SPE1.1) APU supporting SIMD fixed-point operations using the 64-bit General Purpose Register file
- Embedded Floating-Point (EFP2) APU supporting scalar and vector SIMD singleprecision floating-point operations, using the 64-bit General Purpose Register file
- Power management
  - Low power design extensive clock gating
  - Power saving modes: wait
  - Dynamic power management of execution units, cache and MMU
- Testability



- Synthesizeable, MuxD scan design
- ABIST/MBIST for arrays
- Built-in Parallel Signature Unit
- Calibration support allowing an external tool to modify address mapping

#### 1.5.2 Crossbar switch (XBAR)

The XBAR multiport crossbar switch supports simultaneous connections between four master ports and four slave ports. The crossbar supports a 32-bit address bus width and a 64-bit data bus width.

The crossbar allows three concurrent transactions to occur from the master ports to any slave port but each master must access a different slave. If a slave port is simultaneously requested by more than one master port, arbitration logic selects the higher priority master and grants it ownership of the slave port. All other masters requesting that slave port are stalled until the higher priority master completes its transactions. Requesting masters are treated with equal priority and are granted access to a slave port in round-robin fashion, based upon the ID of the last master to be granted access. The crossbar provides the following features:

- 4 master ports
  - CPU instruction bus
  - CPU data bus
  - eDMA
  - FlexRay
- 4 slave ports
  - Flash
  - Calibration bus interface
  - SRAM
  - Peripheral bridge
- 32-bit internal address, 64-bit internal data paths

#### 1.5.3 Enhanced direct memory access (eDMA)

The enhanced direct memory access (eDMA) controller is a second-generation module capable of performing complex data movements via 64 programmable channels, with minimal intervention from the host processor. The hardware micro-architecture includes a DMA engine which performs source and destination address calculations, and the actual data movement operations, along with an SRAM-based memory containing the transfer control descriptors (TCD) for the channels. This implementation minimizes overall block size. The eDMA module provides the following features:

- All data movement via dual-address transfers: read from source, write to destination
- Programmable source and destination addresses, transfer size, plus support for enhanced addressing modes
- Transfer control descriptor organized to support two-deep, nested transfer operations
- An inner data transfer loop defined by a "minor" byte transfer count
- An outer data transfer loop defined by a "major" iteration count



- Channel activation via one of three methods:
  - Explicit software initiation
  - Initiation via a channel-to-channel linking mechanism for continuous transfers
  - Peripheral-paced hardware requests (one per channel)
- Support for fixed-priority and round-robin channel arbitration
- Channel completion reported via optional interrupt requests
- 1 interrupt per channel, optionally asserted at completion of major iteration count
- Error termination interrupts optionally enabled
- Support for scatter/gather DMA processing
- Ability to suspend channel transfers by a higher priority channel

#### 1.5.4 Interrupt controller (INTC)

The INTC provides priority-based preemptive scheduling of interrupt requests, suitable for statically scheduled hard real-time systems.

For high priority interrupt requests, the time from the assertion of the interrupt request from the peripheral to when the processor is executing the interrupt service routine (ISR) has been minimized. The INTC provides a unique vector for each interrupt request source for quick determination of which ISR needs to be executed. It also provides an ample number of priorities so that lower priority ISRs do not delay the execution of higher priority ISRs. To allow the appropriate priorities for each source of interrupt request, the priority of each interrupt request is software configurable.

When multiple tasks share a resource, coherent accesses to that resource need to be supported. The INTC supports the priority ceiling protocol for coherent accesses. By providing a modifiable priority mask, the priority can be raised temporarily so that all tasks which share the resource cannot preempt each other.

The INTC provides the following features:

- 9-bit vector addresses
- Unique vector for each interrupt request source
- Hardware connection to processor or read from register
- Each interrupt source can assigned a specific priority by software
- Preemptive prioritized interrupt requests to processor
- ISR at a higher priority preempts executing ISRs or tasks at lower priorities
- Automatic pushing or popping of preempted priority to or from a LIFO
- Ability to modify the ISR or task priority to implement the priority ceiling protocol for accessing shared resources
- Low latency—3 clocks from receipt of interrupt request from peripheral to interrupt request to processor

This device also includes a non-maskable interrupt (NMI) pin that bypasses the INTC and multiplexing logic.

#### 1.5.5 Memory protection unit (MPU)

The Memory Protection Unit (MPU) provides hardware access control for all memory references generated in a device. Using preprogrammed region descriptors, which define memory spaces and their associated access rights, the MPU concurrently monitors all



system bus transactions and evaluates the appropriateness of each transfer. Memory references with sufficient access control rights are allowed to complete; references that are not mapped to any region descriptor or have insufficient rights are terminated with a protection error response.

The MPU has these major features:

- Support for 16 memory region descriptors, each 128 bits in size
  - Specification of start and end addresses provide granularity for region sizes from 32 bytes to 4 GB
  - MPU is invalid at reset, thus no access restrictions are enforced
  - 2 types of access control definitions: processor core bus master supports the traditional {read, write, execute} permissions with independent definitions for supervisor and user mode accesses; the remaining non-core bus masters (eDMA, FlexRay) support {read, write} attributes
  - Automatic hardware maintenance of the region descriptor valid bit removes issues associated with maintaining a coherent image of the descriptor
  - Alternate memory view of the access control word for each descriptor provides an efficient mechanism to dynamically alter the access rights of a descriptor only
  - For overlapping region descriptors, priority is given to permission granting over access denying as this approach provides more flexibility to system software
- Support for two XBAR slave port connections (SRAM and PBRIDGE)
  - For each connected XBAR slave port (SRAM and PBRIDGE), MPU hardware monitors every port access using the preprogrammed memory region descriptors
  - An access protection error is detected if a memory reference does not hit in any memory region or the reference is flagged as illegal in all memory regions where it does hit. In the event of an access error, the XBAR reference is terminated with an error response and the MPU inhibits the bus cycle being sent to the targeted slave device
  - 64-bit error registers, one for each XBAR slave port, capture the last faulting address, attributes, and detail information

#### 1.5.6 Frequency-modulated phase-locked loop (FMPLL)

The FMPLL allows the user to generate high speed system clocks from a 4 MHz to 40 MHz crystal oscillator or external clock generator. Further, the FMPLL supports programmable frequency modulation of the system clock. The PLL multiplication factor, output clock divider ratio are all software configurable. The PLL has the following major features:

- Input clock frequency from 4 MHz to 40 MHz
- Reduced frequency divider (RFD) for reduced frequency operation without forcing the PLL to relock
- 3 modes of operation
  - Bypass mode with PLL off
  - Bypass mode with PLL running (default mode out of reset)
  - PLL normal mode
- Each of the 3 modes may be run with a crystal oscillator or an external clock reference



- Programmable frequency modulation
  - Modulation enabled/disabled through software
  - Triangle wave modulation up to 100 kHz modulation frequency
  - Programmable modulation depth (0% to 2% modulation depth)
  - Programmable modulation frequency dependent on reference frequency
- Lock detect circuitry reports when the PLL has achieved frequency lock and continuously monitors lock status to report loss of lock conditions
- Clock Quality Module
  - Detects the quality of the crystal clock and causes interrupt request or system reset if error is detected
  - Detects the quality of the PLL output clock; if error detected, causes system reset or switches system clock to crystal clock and causes interrupt request
- Programmable interrupt request or system reset on loss of lock
- Self-clocked mode (SCM) operation

#### 1.5.7 System integration unit (SIU)

The SPC564A70 SIU controls MCU reset configuration, pad configuration, external interrupt, general purpose I/O (GPIO), internal peripheral multiplexing, and the system reset operation. The reset configuration block contains the external pin boot configuration logic. The pad configuration block controls the static electrical characteristics of I/O pins. The GPIO block provides uniform and discrete input/output control of the I/O pins of the MCU. The reset controller performs reset monitoring of internal and external reset sources, and drives the RSTOUT pin. Communication between the SIU and the e200z4 CPU core is via the crossbar switch. The SIU provides the following features:

- System configuration
  - MCU reset configuration via external pins
  - Pad configuration control for each pad
  - Pad configuration control for virtual I/O via DSPI serialization
  - System reset monitoring and generation
  - Power-on reset support
  - Reset status register provides last reset source to software
  - Glitch detection on reset input
  - Software controlled reset assertion
- External interrupt
  - Rising or falling edge event detection
  - Programmable digital filter for glitch rejection
  - Critical Interrupt request
  - Non-Maskable Interrupt request
- GPIO
  - Centralized control of I/O and bus pins
  - Virtual GPIO via DSPI serialization (requires external deserialization device)
  - Dedicated input and output registers for setting each GPIO and Virtual GPIO pin



- Internal multiplexing
  - Allows serial and parallel chaining of DSPIs
  - Allows flexible selection of eQADC trigger inputs
  - Allows selection of interrupt requests between external pins and DSPI
  - From a set of eTPU output channels, allows selection of source signals for decimation filter integrators

#### 1.5.8 Flash memory

The SPC564A70 provides 2 MB of programmable, non-volatile, flash memory. The nonvolatile memory (NVM) can be used to store instructions or data, or both. The flash module includes a Fetch Accelerator that optimizes the performance of the flash array to match the CPU architecture. The flash module interfaces the system bus to a dedicated flash memory array controller. For CPU 'loads', DMA transfers and CPU instruction fetch, it supports a 64bit data bus width at the system bus port, and 128-bit read data interfaces to flash memory. The module contains a prefetch controller which prefetches sequential lines of data from the flash array into the buffers. Prefetch buffer hits allow no-wait responses.

The flash memory provides the following features:

- Supports a 64-bit data bus for instruction fetch, CPU loads and DMA access. Byte, halfword, word and doubleword reads are supported. Only aligned word and doubleword writes are supported.
- Fetch Accelerator
  - Architected to optimize the performance of the flash
  - Configurable read buffering and line prefetch support
  - 4-entry 128-bit wide line read buffer
  - Prefetch controller
- Hardware and software configurable read and write access protections on a per-master basis
- Interface to the flash array controller pipelined with a depth of one, allowing overlapped accesses to proceed in parallel for pipelined flash array designs
- Configurable access timing usable in a wide range of system frequencies
- Multiple-mapping support and mapping-based block access timing (0–31 additional cycles) usable for emulation of other memory types
- Software programmable block program/erase restriction control
- Erase of selected block(s)
- Read page size of 128 bits (4 words)
- ECC with single-bit correction, double-bit detection
- Program page size of 128 bits (4 words) to accelerate programming
- ECC single-bit error corrections are visible to software
- Minimum program size is 2 consecutive 32-bit words, aligned on a 0-modulo-8 byte address, due to ECC
- Embedded hardware program and erase algorithm
- Erase suspend, program suspend and erase-suspended program
- Shadow information stored in non-volatile shadow block
- Independent program/erase of the shadow block



#### 1.5.9 Static random access memory (SRAM)

The SRAM provides 128 KB of general purpose system SRAM. The first 32 KB block of the SRAM is powered by its own power supply pin only during standby operation.

The SRAM controller includes these features:

- 128 KB data RAM implemented as eight 16 KB (2048 × 78 bits) blocks
- Each 16 KB block has 2 rows repairable (RAMs with internal repair feature)
- Supports read/write accesses mapped to the SRAM memory from any master
- 32 KB block powered by separate supply for standby operation
- Byte, halfword, word and doubleword addressable
- ECC performs single bit correction, double bit detection

#### 1.5.10 Boot assist module (BAM)

The BAM is a block of read-only memory that is programmed once by ST and is identical for all SPC564A70 MCUs. The BAM program is executed every time the MCU is powered on or reset in normal mode. The BAM supports different modes of booting. They are:

- Booting from internal flash memory
- Serial boot loading (boot code is downloaded into RAM via eSCI or the FlexCAN and then executed)

The BAM also reads the reset configuration half word (RCHW) from internal flash memory and configures the SPC564A70 hardware accordingly. The BAM provides the following features:

- Sets up MMU to cover all resources and mapping of all physical addresses to logical addresses with minimum address translation
- Sets up MMU to allow user boot code to execute as either Power Architecture technology code (default) or as VLE code
- Location and detection of user boot code
- Automatic switch to serial boot mode if internal flash is blank or invalid
- Supports user programmable 64-bit password protection for serial boot mode
- Supports serial bootloading via FlexCAN bus and eSCI using standard protocol
- Supports serial bootloading via FlexCAN bus and eSCI with auto baud rate sensing
- Supports serial bootloading of either Power Architecture technology code (default) or VLE code
- Supports booting from calibration bus interface
- Supports censorship protection for internal flash memory
- Provides an option to enable the core watchdog timer
- Provides an option to disable the system watchdog timer

#### 1.5.11 Enhanced modular input/output system (eMIOS)

The eMIOS timer module provides the capability to generate or measure events in hardware.



The eMIOS module features include:

- Twenty-four 24-bit wide channels
- 3 channels' internal timebases sharable between channels
- 1 timebase from eTPU2 can be imported and used by the channels
- Global enable feature for all eMIOS and eTPU timebases
- Dedicated pin for each channel (not available on all package types)
- Each channel (0–23) supports the following functions:
  - General Purpose Input/Output (GPIO)
  - Single Action Input Capture (SAIC)
  - Single Action Output Compare (SAOC)
  - Output Pulse Width Modulation Buffered (OPWMB)
  - Input Period Measurement (IPM)
  - Input Pulse Width Measurement (IPWM)
  - Double Action Output Compare (DOAC)
  - Modulus Counter Buffered (MCB)
  - Output Pulse Width & Frequency Modulation Buffered (OPWFMB)
- Each channel has its own pin (not available on all package types)

#### 1.5.12 Second generation enhanced time processing unit (eTPU2)

The eTPU2 is an enhanced co-processor designed for timing control. Operating in parallel with the host CPU, the eTPU2 processes instructions and real-time input events, performs output waveform generation, and accesses shared data without host intervention. Consequently, for each timer event, the host CPU setup and service times are minimized or eliminated. A powerful timer subsystem is formed by combining the eTPU2 with its own instruction and data RAM. High-level assembler/compiler and documentation allows customers to develop their own functions on the eTPU2.

SPC564A70 devices feature the second generation of the eTPU, called eTPU2. Enhancements of the eTPU2 over the standard eTPU include:

- The Timer Counter (TCR1), channel logic and digital filters (both channel and the external timer clock input [TCRCLK]) now have an option to run at full system clock speed or system clock / 2.
- Channels support unordered transitions: transition 2 can now be detected before transition 1. Related to this enhancement, the transition detection latches (TDL1 and TDL2) can now be independently negated by microcode.
- A new User Programmable Channel Mode has been added: the blocking, enabling, service request and capture characteristics of this channel mode can be programmed via microcode.
- Microinstructions now provide an option to issue Interrupt and Data Transfer requests selected by channel. They can also be requested simultaneously at the same instruction.
- Channel Flags 0 and 1 can now be tested for branching, in addition to selecting the entry point.
- Channel digital filters can be bypassed.



The eTPU2 includes these distinctive features:

- 32 channels; each channel associated with one input and one output signal
  - Enhanced input digital filters on the input pins for improved noise immunity
  - Identical, orthogonal channels: each channel can perform any time function. Each time function can be assigned to more than one channel at a given time, so each signal can have any functionality.
  - Each channel has an event mechanism which supports single and double action functionality in various combinations. It includes two 24-bit capture registers, two 24-bit match registers, 24-bit greater-equal and equal-only comparators.
  - Input and output signal states visible from the host
- 2 independent 24-bit time bases for channel synchronization:
  - First time base clocked by system clock with programmable prescale division from 2 to 512 (in steps of 2), or by output of second time base prescaler
  - Second time base counter can work as a continuous angle counter, enabling angle based applications to match angle instead of time
  - Both time bases can be exported to the eMIOS timer module
  - Both time bases visible from the host
- Event-triggered microengine:
  - Fixed-length instruction execution in two-system-clock microcycle
  - 14 KB of code memory (SCM)
  - 3 KB of parameter (data) RAM (SPRAM)
  - Parallel execution of data memory, ALU, channel control and flow control subinstructions in selected combinations
  - 32-bit microengine registers and 24-bit wide ALU, with 1 microcycle addition and subtraction, absolute value, bitwise logical operations on 24-bit, 16-bit, or byte operands, single-bit manipulation, shift operations, sign extension and conditional execution
  - Additional 24-bit Multiply/MAC/Divide unit which supports all signed/unsigned Multiply/MAC combinations, and unsigned 24-bit divide. The MAC/Divide unit works in parallel with the regular microcode commands.
- Resource sharing features support channel use of common channel registers, memory and microengine time:
  - Hardware scheduler works as a "task management" unit, dispatching event service routines by predefined, host-configured priority
  - Automatic channel context switch when a "task switch" occurs, that is, one function thread ends and another begins to service a request from other channel: channel-specific registers, flags and parameter base address are automatically loaded for the next serviced channel
  - SPRAM shared between host CPU and eTPU2, supporting communication either between channels and host or inter-channel
  - Hardware implementation of 4 semaphores support coherent parameter sharing between both eTPU engines
  - Dual-parameter coherency hardware support allows atomic access to 2 parameters by host



- Test and development support features:
  - Nexus Class 1 debug, supporting single-step execution, arbitrary microinstruction execution, hardware breakpoints and watchpoints on several conditions
  - Software breakpoints
  - SCM continuous signature-check built-in self test MISC (multiple input signature calculator), runs concurrently with eTPU2 normal operation

#### 1.5.13 Reaction module (REACM)

The REACM provides the ability to modulate output signals to manage closed loop control without CPU assistance. It works in conjunction with the eQADC and eTPU2 to increase system performance by removing the CPU from the current control loop.

The REACM has the following features:

- 6 reaction channels with peak and hold control blocks
- Each channel output is a bus of 3 signals, providing ability to control 3 inputs.
- Each channel can implement a peak and hold waveform, making it possible to implement up to six independent peak and hold control channels

Target applications include solenoid control for direct injection systems and valve control in automatic transmissions.

#### 1.5.14 Enhanced queued analog-to-digital converter (eQADC)

The eQADC block provides accurate and fast conversions for a wide range of applications. The eQADC provides a parallel interface to two on-chip analog-to-digital converters (ADC), and a single master to single slave serial interface to an off-chip external device. Both onchip ADCs have access to all the analog channels.

The eQADC prioritizes and transfers commands from six command conversion command 'queues' to the on-chip ADCs or to the external device. The block can also receive data from the on-chip ADCs or from an off-chip external device into the six result queues, in parallel, independently of the command queues. The six command queues are prioritized with Queue\_0 having the highest priority and Queue\_5 the lowest. Queue\_0 also has the added ability to bypass all buffering and queuing and abort a currently running conversion on either ADC and start a Queue\_0 conversion. This means that Queue\_0 will always have a deterministic time from trigger to start of conversion, irrespective of what tasks the ADCs were performing when the trigger occurred. The eQADC supports software and external hardware triggers from other blocks to initiate transfers of commands from the queues to the on-chip ADCs or to the external device. It also monitors the fullness of command queues and result queues, and accordingly generates DMA or interrupt requests to control data movement between the queues and the system memory, which is external to the eQADC.

The ADCs also support features designed to allow the direct connection of high impedance acoustic sensors that might be used in a system for detecting engine knock. These features include differential inputs; integrated variable gain amplifiers for increasing the dynamic range; programmable pull-up and pull-down resistors for biasing and sensor diagnostics.

The eQADC also integrates a programmable decimation filter capable of taking in ADC conversion results at a high rate, passing them through a hardware low pass filter, then down-sampling the output of the filter and feeding the lower sample rate results to the result FIFOs. This allows the ADCs to sample the sensor at a rate high enough to avoid aliasing of



out-of-band noise; while providing a reduced sample rate output to minimize the amount DSP processing bandwidth required to fully process the digitized waveform.

The eQADC provides the following features:

- Dual on-chip ADCs
  - 2  $\times$  12-bit ADC resolution
  - Programmable resolution for increased conversion speed (12-bit, 10-bit, 8-bit)
     12-bit conversion time 938 ns (1 M sample/s)

10-bit conversion time – 813 ns (1.2 M sample/s)

- 8-bit conversion time 688 ns (1.4M sample/s)
- Up to 10-bit accuracy at 500K sample/s and 8-bit accuracy at 1M sample/s
- Differential conversions
- Single-ended signal range from 0 to 5 V
- Sample times of 2 (default), 8, 64, or 128 ADC clock cycles
- Provides time stamp information when requested
- Allows time stamp information relative to eTPU clock sources, such as an angle clock
- Parallel interface to eQADC command FIFOs (CFIFOs) and result FIFOs (RFIFOs)
- Supports both right-justified unsigned and signed formats for conversion results
- 40 single-ended input channels, expandable to 56 channels with external multiplexers (supports 4 external 8-to-1 muxes)
- 8 channels can be used as 4 pairs of differential analog input channels
- Differential channels include variable gain amplifier for improved dynamic range (×1, ×2, ×4)
- Differential channels include programmable pull-up and pull-down resistors for biasing and sensor diagnostics (200 kΩ, 100 kΩ, 5 kΩ)
- Additional internal channels for monitoring voltages (such as core voltage, I/O voltage, LVI voltages, etc.) inside the device
- An internal bandgap reference to allow absolute voltage measurements
- Silicon die temperature sensor
  - Provides temperature of silicon as an analog value
  - Read using an internal ADC analog channel
  - May be read with either ADC
- 2 decimation filters
  - Programmable decimation factor (1 to 16)
  - Selectable IIR or FIR filter
  - Up to 4th order IIR or 8th order FIR
  - Programmable coefficients
  - Saturated or non-saturated modes
  - Programmable Rounding (Convergent; Two's Complement; Truncated)



- Prefill mode to precondition the filter before the sample window opens
- Supports Multiple Cascading Decimation Filters to implement more complex filter designs
- Optional Absolute Integrators on the output of Decimation Filters
- Full duplex synchronous serial interface (SSI) to an external device
  - Free-running clock for use by an external device
  - Supports a 26-bit message length
- Priority based queues
  - Supports 6 queues with fixed priority. When commands of distinct queues are bound for the same ADC, the higher priority queue is always served first
  - Queue\_0 can bypass all prioritization, buffering and abort current conversions to start a Queue\_0 conversion a deterministic time after the queue trigger
  - Supports software and hardware trigger modes to arm a particular queue
  - Generates interrupt when command coherency is not achieved
- External hardware triggers
  - Supports rising edge, falling edge, high level and low level triggers
  - Supports configurable digital filter

#### 1.5.15 Deserial serial peripheral interface (DSPI)

The DSPI block provides a synchronous serial interface for communication between the SPC564A70 MCU and external devices. The DSPI supports pin count reduction through serialization and deserialization of eTPU and eMIOS channels and memory-mapped registers. The channels and register content are transmitted using a SPI-like protocol. This SPI-like protocol is completely configurable for baud rate, polarity and phase, frame length, chip select assertion, etc. Each bit in the frame may be configured to serialize either eTPU channels, eMIOS channels or GPIO signals. The DSPI can be configured to serialize data to an external device that implements the Microsecond Bus protocol. There are three identical DSPI blocks on the SPC564A70 MCU. The DSPI pins support 5 V logic levels or Low Voltage Differential Signalling (LVDS) to improve high speed operation.

DSPI module features include:

- Selectable LVDS pads working at 40 MHz for SOUT and SCK pins for DSPI\_B and DSPI\_C
- Support for downstream Micro Second Channel (MSC) with Timed Serial Bus (TSB) configuration on DSPI\_B and DSPI\_C
- 3 sources of serialized data: eTPU\_A, eMIOS output channels, and memory-mapped register in the DSPI
- 4 destinations for deserialized data: eTPU\_A and eMIOS input channels, SIU external Interrupt input request, memory-mapped register in the DSPI
- 32-bit DSI and TSB modes require 32 PCR registers, 32 GPO and GPI registers in the SIU to select either GPIO, eTPU or eMIOS bits for serialization
- The DSPI module can generate and check parity in a serial frame



#### 1.5.16 Enhanced serial communications interface (eSCI)

Three eSCI modules provide asynchronous serial communications with peripheral devices and other MCUs, and include support to interface to Local Interconnect Network (LIN) slave devices. Each eSCI block provides the following features:

- Full-duplex operation
- Standard mark/space non-return-to-zero (NRZ) format
- 13-bit baud rate selection
- Programmable 8-bit or 9-bit data format
- Programmable 12-bit or 13-bit data format for Timed Serial Bus (TSB) configuration to support the Microsecond bus standard
- Automatic parity generation
- LIN support
  - Compatible with LIN slaves from revisions 1.x and 2.0 of the LIN standard
  - Autonomous transmission of entire frames
  - Configurable to support all revisions of the LIN standard
  - Automatic parity bit generation
  - Double stop bit after bit error
  - 10- or 13-bit break support
- Separately enabled transmitter and receiver
- Programmable transmitter output parity
- 2 receiver wake-up methods:
  - Idle line wake-up
  - Address mark wake-up
- Interrupt-driven operation with flags
- Receiver framing error detection
- Hardware parity checking
- 1/16 bit-time noise detection
- DMA support for both transmit and receive data
  - Global error bit stored with receive data in system RAM to allow post processing of errors

#### 1.5.17 Controller area network (FlexCAN)

The SPC564A70 MCU includes three FlexCAN blocks. The FlexCAN module is a communication controller implementing the CAN protocol according to Bosch Specification version 2.0B. The CAN protocol was designed to be used primarily as a vehicle serial data bus, meeting the specific requirements of this field: real-time processing, reliable operation in the EMI environment of a vehicle, cost-effectiveness and required bandwidth. Each FlexCAN module contains 64 message buffers.

The FlexCAN modules provide the following features:

- Full Implementation of the CAN protocol specification, Version 2.0B
  - Standard data and remote frames
  - Extended data and remote frames



- Zero to eight bytes data length
- Programmable bit rate up to 1 Mbit/s
- Content-related addressing
- 64 message buffers of 0 to 8 bytes data length
- Individual Rx Mask Register per message buffer
- Each message buffer configurable as Rx or Tx, all supporting standard and extended messages
- Includes 1088 bytes of embedded memory for message buffer storage
- Includes 256-byte memory for storing individual Rx mask registers
- Full-featured Rx FIFO with storage capacity for 6 frames and internal pointer handling
- Powerful Rx FIFO ID filtering, capable of matching incoming IDs against 8 extended, 16 standard or 32 partial (8 bits) IDs, with individual masking capability
- Selectable backwards compatibility with previous FlexCAN versions
- Programmable clock source to the CAN Protocol Interface, either system clock or oscillator clock
- Listen only mode capability
- Programmable loop-back mode supporting self-test operation
- 3 programmable Mask Registers
- Programmable transmit-first scheme: lowest ID, lowest buffer number or highest priority
- Time Stamp based on 16-bit free-running timer
- Global network time, synchronized by a specific message
- Maskable interrupts
- Warning interrupts when the Rx and Tx Error Counters reach 96
- Independent of the transmission medium (an external transceiver is assumed)
- Multi-master concept
- High immunity to EMI
- Short latency time due to an arbitration scheme for high-priority messages
- Low power mode, with programmable wakeup on bus activity



#### 1.5.18 FlexRay

The SPC564A70 includes one dual-channel FlexRay module that implements the FlexRay Communications System Protocol Specification, Version 2.1 Rev A. Features include:

- Single channel support
- FlexRay bus data rates of 10 Mbit/s, 8 Mbit/s, 5 Mbit/s, and 2.5 Mbit/s supported
- 128 message buffers, each configurable as:
  - Receive message buffer
  - Single-buffered transmit message buffer
  - Double-buffered transmit message buffer (combines two single-buffered message buffers)
- 2 independent receive FIFOs
  - 1 receive FIFO per channel
  - Up to 255 entries for each FIFO
- ECC support

#### 1.5.19 System timers

The system timers include two distinct types of system timer:

- Periodic interrupts/triggers using the Periodic Interrupt Timer (PIT)
- Operating system task monitors using the System Timer Module (STM)

#### Periodic interrupt timer (PIT)

The PIT provides five independent timer channels, capable of producing periodic interrupts and periodic triggers. The PIT has no external input or output pins and is intended to provide system 'tick' signals to the operating system, as well as periodic triggers for eQADC queues. Of the five channels in the PIT, four are clocked by the system clock and one is clocked by the crystal clock. This one channel is also referred to as Real-Time Interrupt (RTI) and is used to wake up the device from low power stop mode.

The following features are implemented in the PIT:

- 5 independent timer channels
- Each channel includes 32-bit wide down counter with automatic reload
- 4 channels clocked from system clock
- 1 channel clocked from crystal clock (wake-up timer)
- Wake-up timer remains active when System STOP mode is entered; used to restart system clock after predefined time-out period
- Each channel optionally able to generate an interrupt request or a trigger event (to trigger eQADC queues) when timer reaches zero

#### System timer module (STM)

The STM is designed to implement the software task monitor as defined by AUTOSAR<sup>(a)</sup>. It consists of a single 32-bit counter, clocked by the system clock, and four independent timer

a. AUTOSAR: AUTomotive Open System ARchitecture (see www.autosar.org)



comparators. These comparators produce a CPU interrupt when the timer exceeds the programmed value.

The following features are implemented in the STM:

- One 32-bit up counter with 8-bit prescaler
- Four 32-bit compare channels
- Independent interrupt source for each channel
- Counter can be stopped in debug mode

#### 1.5.20 Software watchdog timer (SWT)

The SWT is a second watchdog module to complement the standard Power Architecture watchdog integrated in the CPU core. The SWT is a 32-bit modulus counter, clocked by the system clock or the crystal clock, that can provide a system reset or interrupt request when the correct software key is not written within the required time window.

The following features are implemented:

- 32-bit modulus counter
- Clocked by system clock or crystal clock
- Optional programmable watchdog window mode
- Can optionally cause system reset or interrupt request on timeout
- Reset by writing a software key to memory mapped register
- Enabled out of reset
- Configuration is protected by a software key or a write-once register

#### 1.5.21 Cyclic redundancy check (CRC) module

The CRC computing unit is dedicated to the computation of CRC off-loading the CPU. The CRC module features:

- Support for CRC-16-CCITT (x25 protocol):
  - $x^{16} + x^{12} + x^5 + 1$
- Support for CRC-32 (Ethernet protocol):
  - $x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1$
- Zero wait states for each write/read operations to the CRC\_CFG and CRC\_INP registers at the maximum frequency

#### 1.5.22 Error correction status module (ECSM)

The ECSM provides a myriad of miscellaneous control functions regarding program-visible information about the platform configuration and revision levels, a reset status register, a software watchdog timer, wakeup control for exiting sleep modes, and information on platform memory errors reported by error-correcting codes and/or generic access error information for certain processor cores.



The Error Correction Status Module supports a number of miscellaneous control functions for the platform. The ECSM includes these features:

- Registers for capturing information on platform memory errors if error-correcting codes (ECC) are implemented
- For test purposes, optional registers to specify the generation of double-bit memory errors are enabled on the SPC564A70.

The sources of the ECC errors are:

- Flash memory
- SRAM
- Peripheral RAM (FlexRay, CAN, eTPU2 parameter RAM)

#### 1.5.23 Peripheral bridge (PBRIDGE)

The PBRIDGE implements the following features:

- Duplicated periphery
- Master access privilege level per peripheral (per master: read access enable; write access enable)
- Write buffering for peripherals
- Checker applied on PBRIDGE output toward periphery
- Byte endianess swap capability

#### 1.5.24 Calibration bus interface

The calibration bus interface controls data transfer across the crossbar switch to/from memories or peripherals attached to the calibration tool connector in the calibration address space. The calibration bus interface is only available in the calibration tool.

Features include:

- 3.3 V ± 10% I/O (3.0 V to 3.6 V)
- Memory controller supports various memory types
- 16-bit data bus, up to 22-bit address bus
- Pin muxing supports 32-bit muxed bus
- Selectable drive strength
- Configurable bus speed modes
- Bus monitor
- Configurable wait states

#### **1.5.25** Power management controller (PMC)

The PMC contains circuitry to generate the internal 3.3 V supply and to control the regulation of 1.2 V supply with an external NPN ballast transistor. It also contains low voltage inhibit (LVI) and power-on reset (POR) circuits for the 1.2 V supply, the 3.3 V supply, the 3.3 V/5 V supply of the closest I/O segment (VDDEH1), and the 5 V supply of the regulators (VDDREG).



#### 1.5.26 Nexus port controller (NPC)

The NPC block provides real-time Nexus Class3+ development support capabilities for the SPC564A70 Power Architecture technology-based MCU in compliance with the IEEE-ISTO 5001-2010 standard. MDO port widths of 4 pins and 12 pins are available in all packages.

#### 1.5.27 JTAG controller (JTAGC)

The JTAG controller (JTAGC) block provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode. Testing is performed via a boundary scan technique, as defined in the IEEE 1149.1-2001 standard. All data input to and output from the JTAGC block is communicated in serial format. The JTAGC block is compliant with the IEEE 1149.1-2001 standard and supports the following features:

- IEEE 1149.1-2001 Test Access Port (TAP) interface 4 pins (TDI, TMS, TCK, and TDO)
- A 5-bit instruction register that supports the following IEEE 1149.1-2001 defined instructions:
  - BYPASS, IDCODE, EXTEST, SAMPLE, SAMPLE/PRELOAD, HIGHZ, CLAMP
- A 5-bit instruction register that supports the additional following public instructions:
  - ACCESS\_AUX\_TAP\_NPC
  - ACCESS\_AUX\_TAP\_ONCE
  - ACCESS\_AUX\_TAP\_eTPU
  - ACCESS\_CENSOR
- 3 test data registers to support JTAG Boundary Scan mode
  - Bypass register
  - Boundary scan register
  - Device identification register
- A TAP controller state machine that controls the operation of the data registers, instruction register and associated circuitry
- Censorship Inhibit Register
  - 64-bit Censorship password register
  - If the external tool writes a 64-bit password that matches the Serial Boot password stored in the internal flash shadow row, Censorship is disabled until the next system reset.

#### 1.5.28 Development trigger semaphore (DTS)

SPC564A70 devices include a system development feature, the Development Trigger Semaphore (DTS) module, that enables user software to signal to an external tool—by driving a persistent (affected only by reset or an external tool) signal on an external device pin—that data is available. The DTS includes a register of semaphores (32-bits) and an identification register.

There are a variety of ways this module can be used, including as a component of an external real-time data acquisition system.



# 2 Pinout and signal description

This section contains the pinouts for all production packages for the SPC564A70 device. For pin signal descriptions, please refer to *Table 4* 

Note: Any pins labeled "NC" are to be left unconnected. Any connection to an external circuit or voltage may cause unpredictable device behavior or damage.



### 2.1 LQFP176 pinout



Note: Pin 96 (VSS) should be tied low.

Figure 2. 176-pin LQFP pinout (top view)





2.2 35/133

# LBGA208 ballmap<sup>(b)</sup>

| Fię | gure 3. | 208-pi  | n LBGA  | package      |           |       |         |         |                         |                       |                        |              |                   |                   |                   |                   |   |
|-----|---------|---------|---------|--------------|-----------|-------|---------|---------|-------------------------|-----------------------|------------------------|--------------|-------------------|-------------------|-------------------|-------------------|---|
|     | 1       | 2       | 3       | 4            | 5         | 6     | 7       | 8       | 9                       | 10                    | 11                     | 12           | 13                | 14                | 15                | 16                |   |
| A   | VSS     | AN9     | AN11    | VDDA1        | VSSA1     | AN1   | AN5     | VRH     | VRL                     | AN27                  | VSSA0                  | AN12-SDS     | MDO2              | MDO0              | VRC33             | VSS               | А |
| В   | VDD     | VSS     | AN8     | AN21         | AN0       | AN4   | REFBYPC | AN22    | AN25                    | AN28                  | VDDA0                  | AN13-SDO     | MDO3              | MDO1              | VSS               | VDD               | в |
| С   | VSTBY   | VDD     | VSS     | AN17         | AN34      | AN16  | AN3     | AN7     | AN23                    | AN32                  | AN33                   | AN14-SDI     | AN15-FCK          | VSS               | MSEO0             | тск               | с |
| D   | VRC33   | AN39    | VDD     | VSS          | AN18      | AN2   | AN6     | AN24    | AN30                    | AN31                  | AN35                   | VDDEH7       | VSS               | TMS               | EVTO              | NC                | D |
| Е   | ETPUA30 | ETPUA31 | AN37    | VDD          |           |       |         |         |                         |                       |                        |              | NC                | TDI               | EVTI              | MSEO1             | Е |
| F   | ETPUA28 | ETPUA29 | ETPUA26 | AN36         |           |       |         |         |                         |                       |                        |              | VDDEH6A<br>B      | TDO               | МСКО              | JCOMP             | F |
| G   | ETPUA24 | ETPUA27 | ETPUA25 | ETPUA21      |           |       | VSS     | VSS     | VSS                     | VSS                   | ]                      |              | DSPI_B_<br>SOUT   | DSPI_B_<br>PCS[3] | DSPI_B_SI<br>N    | DSPI_B_<br>PCS[0] | G |
| н   | ETPUA23 | ETPUA22 | ETPUA17 | ETPUA18      |           |       | VSS     | VSS     | VSS                     | VSS                   |                        |              | GPIO[99]          | DSPI_B_<br>PCS[4] | DSPI_B_<br>PCS[2] | DSPI_B_<br>PCS[1] | н |
| J   | ETPUA20 | ETPUA19 | ETPUA14 | ETPUA13      |           |       | VSS     | VSS     | VSS                     | VSS                   |                        |              | DSPI_B_<br>PCS[5] | SCI_A_TX          | GPIO[98]          | DSPI_B_<br>SCK    | J |
| к   | ETPUA16 | ETPUA15 | ETPUA7  | VDDEH1A<br>B |           |       | VSS     | VSS     | VSS                     | VSS                   |                        |              | CAN_C_T<br>X      | SCI_A_RX          | RSTOUT            | VDDREG            | к |
| L   | ETPUA12 | ETPUA11 | ETPUA6  | TCRCLKA      |           |       |         |         |                         |                       | -                      |              | SCI_B_TX          | CAN_C_R<br>X      | WKPCFG            | RESET             | L |
| М   | ETPUA10 | ETPUA9  | ETPUA1  | ETPUA5       |           |       |         |         |                         |                       |                        |              | SCI_B_RX          | PLLREF            | BOOTCFG<br>1      | VSS               | м |
| N   | ETPUA8  | ETPUA4  | ETPUA0  | VSS          | VDD       | VRC33 | EMIOS2  | EMIOS10 | VDDEH4A<br>B            | EMIOS12               | MDO7_<br>ETPUA19_<br>O | VRC33        | VSS               | VRCCTL            | NC                | EXTAL             | N |
| Ρ   | ETPUA3  | ETPUA2  | VSS     | VDD          | GPIO[207] | NC    | EMIOS6  | EMIOS8  | MDO11_<br>ETPUA29_<br>O | MDO4_<br>ETPUA2_<br>O | MDO8_<br>ETPUA21_<br>O | CAN_A_T<br>X | VDD               | VSS               | NC                | XTAL              | Ρ |

#### Eiguro 2 208 nin LBCA nackago ballman (viewod from above)

Doc ID 18078 Rev 4

51



| R | NC  | VSS | VDD | GPIO[206] | EMIOS4 | EMIOS3    | EMIOS9                 | EMIOS11 | EMIOS14 | MDO10_<br>ETPUA27_<br>O | EMIOS23                | CAN_A_R<br>X | CAN_B_R<br>X | VDD    | VSS | VDDPLL | R |
|---|-----|-----|-----|-----------|--------|-----------|------------------------|---------|---------|-------------------------|------------------------|--------------|--------------|--------|-----|--------|---|
| т | VSS | VDD | NC  | EMIOS0    | EMIOS1 | GPIO[219] | MDO9_<br>ETPUA25_<br>O | EMIOS13 | EMIOS15 | MDO5_<br>ETPUA4_<br>O   | MDO6_<br>ETPUA13_<br>O | CAN_B_T<br>X | VDDE12       | ENGCLK | VDD | VSS    | т |

36/133

Pinout and signal description


## PBGA324 ballmap

|   | 1       | 2       | 3       | 4        | 5    | 6    | 7    | 8    | 9    | 10      | 11   |
|---|---------|---------|---------|----------|------|------|------|------|------|---------|------|
| А | VSS     | VDD     | VSTBY   | AN37     | AN11 | VDDA | VSSA | AN1  | AN5  | VRH     | VRL  |
| в | VRC33   | VSS     | VDD     | AN36     | AN39 | AN19 | AN16 | ANO  | AN4  | REFBYPC | AN23 |
| с | ETPUA30 | ETPUA31 | VSS     | VDD      | AN38 | AN17 | AN20 | AN21 | AN3  | AN7     | AN22 |
| D | ETPUA28 | ETPUA29 | ETPUA26 | VSS      | VDD  | AN8  | AN9  | AN10 | AN18 | AN2     | AN6  |
| Е | ETPUA24 | ETPUA27 | ETPUA25 | ETPUA21  |      |      |      |      |      |         |      |
| F | ETPUA23 | ETPUA22 | ETPUA17 | ETPUA18  |      |      |      |      |      |         |      |
| G | ETPUA20 | ETPUA19 | ETPUA14 | ETPUA13  |      |      |      |      |      |         |      |
| н | ETPUA16 | ETPUA15 | ETPUA10 | VDDEH1AB |      |      |      |      |      |         |      |
| J | ETPUA12 | ETPUA11 | ETPUA6  | ETPUA9   |      |      |      |      | VSS  | VSS     | VSS  |
| к | ETPUA8  | ETPUA7  | ETPUA2  | ETPUA5   |      |      |      |      | VSS  | VSS     | VSS  |
| L | ETPUA4  | ETPUA3  | ETPUA0  | ETPUA1   |      |      |      |      | VSS  | VSS     | VSS  |

Figure 4. 324-pin PBGA package ballmap (northwest, viewed from above)

| M    | NC       | TCRCLKA  | NC      | NC    |     |    |           |    | NC        | NC     | VSS    |
|------|----------|----------|---------|-------|-----|----|-----------|----|-----------|--------|--------|
| N    | NC       | NC       | NC      | NC    |     |    |           |    | VSS       | VSS    | NC     |
| Р    | GPIO[12] | GPIO[13] | NC      | VRC33 |     |    |           |    | VSS       | VSS    | NC     |
| R    | GPIO[14] | GPIO[15] | VDDE-EH | NC    |     |    |           |    |           |        |        |
| т    | GPIO[16] | GPIO[17] | NC      | NC    |     |    |           |    |           |        |        |
| U    | NC       | NC       | NC      | NC    |     |    |           |    |           |        |        |
| V    | NC       | NC       | NC      | NC    |     |    |           |    |           |        |        |
| W    | NC       | VDDE-EH  | NC      | VSS   | VDD | NC | VRC33     | NC | NC        | NC     | NC     |
| Y    | NC       | NC       | VSS     | VDD   | NC  | NC | NC        | NC | GPIO[207] | NC     | NC     |
| , AA | NC       | VSS      | VDD     | NC    | NC  | NC | GPIO[206] | NC | NC        | NC     | EMIOS3 |
| AB   | VSS      | VDD      | NC      | NC    | NC  | NC | NC        | NC | NC        | EMIOS0 | EMIOS1 |
| 5    | 1        | 2        | 3       | 4     | 5   | 6  | 7         | 8  | 9         | 10     | 11     |

Figure 5. 324-pin PBGA package ballmap (southwest, viewed from above)

38/133

Doc ID 18078 Rev 4

SPC564A70B4, SPC564A70L7

Pinout and signal description

5

|                    | 12   | 13   | 14   | 15     | 16       | 17                  | 18                  | 19                 | 20                | 21                | 22                |   |
|--------------------|------|------|------|--------|----------|---------------------|---------------------|--------------------|-------------------|-------------------|-------------------|---|
|                    | AN27 | AN28 | AN35 | VSSA   | AN12_SDS | MDO11_<br>ETPUA29_O | MDO10_<br>ETPUA27_O | MDO8_<br>ETPUA21_O | VDD               | VRC33             | VSS               | А |
|                    | AN26 | AN31 | AN32 | VSSA   | AN13_SDO | MDO9_<br>ETPUA25_O  | MDO7_<br>ETPUA19_O  | MDO4_<br>ETPUA2_O  | MDO0              | VSS               | NC2               | в |
|                    | AN25 | AN30 | AN33 | VDDA   | AN14_SDI | MDO5_<br>ETPUA4_O   | MDO2                | MDO1               | VSS               | NC2               | VDD               | с |
|                    | AN24 | AN29 | AN34 | VDDEH7 | AN15_FCK | MDO6_<br>ETPUA13_O  | MDO3                | VSS                | NC2               | тск               | TDI               | D |
|                    |      |      |      |        |          |                     |                     | NC2                | TMS               | TDO               | NC                | E |
|                    |      |      |      |        |          |                     |                     | NC2                | JCOMP             | EVTI              | EVTO              | F |
|                    |      |      |      |        |          |                     |                     | RDY                | МСКО              | MSEO0             | MSEO1             | G |
| Do                 |      |      |      |        |          |                     |                     | VDDEH6AB           | GPIO[203]         | GPIO[204]         | DSPI_B_SIN        | н |
| c ID 1             | VSS  | VSS  | NC2  |        |          |                     |                     | DSPI_B_<br>SOUT    | DSPI_B_<br>PCS[3] | DSPI_B_<br>PCS[0] | DSPI_B_<br>PCS[1] | J |
| Doc ID 18078 Rev 4 | VSS  | VSS  | VSS  |        |          |                     |                     | GPIO[99]           | DSPI_B_<br>PCS[4] | DSPI_B_SCK        | DSPI_B_<br>PCS[2] | к |
| Rev 4              | VSS  | VSS  | VSS  | 1      |          |                     |                     | DSPI_B_<br>PCS[5]  | DSPI_A_<br>SOUT   | DSPI_A_SIN        | DSPI_A_SCK        | L |

Figure 6. 324-pin PBGA package ballmap (northeast, viewed from above)

39/133

Pinout and signal description

| VSS              | VSS               | VSS                 |                    |                    |                    |                    | DSPI_A_<br>PCS[1] | DSPI_A_<br>PCS[0] | GPIO[98]          | VDDREG          | ſ |
|------------------|-------------------|---------------------|--------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-----------------|---|
| VSS              | VSS               | VSS                 |                    |                    |                    |                    | DSPI_A_<br>PCS[4] | SCI_A_TX          | DSPI_A_<br>PCS[5] | NC              | 1 |
| VSS              | VSS               | VSS                 |                    |                    |                    |                    | CAN_C_TX          | SCI_A_RX          | RSTOUT            | RSTCFG          |   |
|                  |                   |                     |                    |                    |                    |                    | WKPCFG            | CAN_C_RX          | SCI_B_TX          | RESET           | 1 |
|                  |                   |                     |                    |                    |                    |                    | SCI_B_RX          | BOOTCFG1          | VSS               | VSS             |   |
|                  |                   |                     |                    |                    |                    |                    | VDDEH6AB          | PLLCFG1           | BOOTCFG0          | EXTAL           |   |
|                  |                   |                     |                    |                    |                    |                    |                   |                   |                   |                 |   |
|                  |                   |                     |                    |                    |                    |                    | VDD               | VRCCTL            | PLLREF            | XTAL            |   |
| EMIOS2           | EMIOS8            | VDDEH4AB            | EMIOS12            | EMIOS21            | VDDE12             | SCI_C_TX           | VDD<br>VSS        | VRCCTL            | PLLREF            | XTAL<br>VDDPLL  | - |
| EMIOS2<br>EMIOS6 | EMIOS8<br>EMIOS10 | VDDEH4AB<br>EMIOS15 | EMIOS12<br>EMIOS17 | EMIOS21<br>EMIOS22 | VDDE12<br>CAN_A_TX | SCI_C_TX<br>VDDE12 |                   |                   |                   |                 | , |
|                  |                   |                     |                    |                    |                    |                    | VSS               | VDD               | NC                | VDDPLL          | , |
| EMIOS6           | EMIOS10           | EMIOS15             | EMIOS17            | EMIOS22            | CAN_A_TX           | VDDE12             | VSS<br>SCI_C_RX   | VDD<br>VSS        | NC<br>VDD         | VDDPLL<br>VRC33 |   |

40/133

Doc ID 18078 Rev 4

Figure 7. 324-pin PBGA package ballmap (southeast, viewed from above)

SPC564A70B4, SPC564A70L7

# 2.4

## Signal summary

 Table 4.
 SPC564A70 signal properties

|                                         |                                                                                   |                          | PCR<br>PA                | PCR         | I/O                 | Voltage <sup>(6)</sup> /         | Sta           | tus <sup>(8)</sup> | Pa  | ickage pin N       | lo. |
|-----------------------------------------|-----------------------------------------------------------------------------------|--------------------------|--------------------------|-------------|---------------------|----------------------------------|---------------|--------------------|-----|--------------------|-----|
| Name <sup>(1)</sup>                     | Function <sup>(2)</sup>                                                           | P / A / G <sup>(3)</sup> | field<br>(4)             | (5)         | type                | Pad type <sup>(7)</sup>          | During reset  | After reset        | 176 | 208 <sup>(9)</sup> | 324 |
|                                         |                                                                                   |                          |                          |             | GPIO                |                                  |               |                    |     |                    |     |
| FR_A_TX<br>GPIO[12]                     | FlexRay transmit data channel A GPIO                                              | A1<br>G                  | 010<br>000               | 12          | 0<br>I/O            | VDDE-EH /<br>Medium              | — / Up        | — / Up             | _   | _                  | P1  |
| FR_A_TX_EN<br>GPIO[13]                  | FlexRay ch. A tx data enable GPIO                                                 | A1<br>G                  | 010<br>000               | 13          | 0<br>I/O            | VDDE-EH /<br>Medium              | — / Up        | — / Up             | _   | _                  | P2  |
| FR_A_RX<br>GPIO[14]                     | FlexRay receive data ch. A<br>GPIO                                                | A1<br>G                  | 010<br>000               | 14          | l<br>I/O            | VDDE-EH /<br>Medium              | — / Up        | — / Up             | _   | _                  | R1  |
| FR_B_TX<br>GPIO[15]                     | FlexRay transmit data ch. B<br>GPIO                                               | A1<br>G                  | 010<br>000               | 15          | 0<br>I/O            | VDDE-EH /<br>Medium              | — / Up        | — / Up             | _   | _                  | R2  |
| FR_B_TX_EN<br>GPIO[16]                  | FlexRay tx data enable for ch. B<br>GPIO                                          | A1<br>G                  | 010<br>000               | 16          | 0<br>I/O            | VDDE-EH /<br>Medium              | — / Up        | — / Up             | _   | _                  | T1  |
| FR_B_RX<br>GPIO[17]                     | FlexRay receive data channel B<br>GPIO                                            | A1<br>G                  | 010<br>000               | 17          | I<br>I/O            | VDDE-EH /<br>Medium              | — / Up        | — / Up             | _   | _                  | T2  |
| GPIO[206] ETRIG0                        | GPIO / eQADC Trigger Input                                                        | G                        | 00                       | 206         | I/O <sup>(10)</sup> | VDDEH7 /<br>Slow <sup>(11)</sup> | — / Up        | — / Up             | 143 | R4                 | AA7 |
| GPIO[207] ETRIG1                        | GPIO / eQADC Trigger Input                                                        | G                        | 00                       | 207         | I/O <sup>(10)</sup> | VDDEH7 /<br>Slow                 | — / Up        | — / Up             | 144 | P5                 | Y9  |
| GPIO[219]                               | GPIO                                                                              | G                        | 000                      | 219<br>(12) | I/O                 | VDDEH7 /<br>MultV                | — / Up        | — / Up             | 122 | Т6                 | _   |
|                                         |                                                                                   |                          | R                        | eset /      | Configura           | ation                            | ·             |                    |     |                    |     |
| RESET                                   | External Reset Input                                                              | Р                        | _                        | _           | I                   | VDDEH6 /<br>Slow                 | RESET / Up    | RESET / Up         | 97  | L16                | R22 |
| RSTOUT                                  | External Reset Output                                                             | Р                        | 01                       | 230         | о                   | VDDEH6 /<br>Slow                 | RSTOUT / Down | RSTOUT / Down      | 102 | K15                | P21 |
| PLLREF<br>IRQ[4]<br>ETRIG2<br>GPIO[208] | FMPLL Mode Selection<br>External Interrupt Request<br>eQADC Trigger Input<br>GPIO | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 208         | <br> <br> <br> /O   | VDDEH6 /<br>Slow                 | — / Up        | PLLREF / Up        | 83  | M14                | V21 |

SPC564A70B4, SPC564A70L7

Doc ID 18078 Rev 4

41/133

| Table 4. SPC564A70 signal properties (continued) | Table 4. | SPC564A70 signal properties (continued) |
|--------------------------------------------------|----------|-----------------------------------------|
|--------------------------------------------------|----------|-----------------------------------------|

|                                                               | Function <sup>(2)</sup>                                                             |                          | PCR<br>PA                | PCR   | I/O                | Voltage <sup>(6)</sup> / | Sta          | tus <sup>(8)</sup>   | Package pin No. |                    |     |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------|--------------------------|-------|--------------------|--------------------------|--------------|----------------------|-----------------|--------------------|-----|
| Name <sup>(1)</sup>                                           | Function <sup>(2)</sup>                                                             | P / A / G <sup>(3)</sup> | field<br>(4)             | (5)   | type               | Pad type <sup>(7)</sup>  | During reset | After reset          | 176             | 208 <sup>(9)</sup> | 324 |
| PLLCFG1 <sup>(13)</sup><br>IRQ[5]<br>DSPI_D_SOUT<br>GPIO[209] | —<br>External interrupt request<br>DSPI D data output<br>GPIO                       | —<br>A1<br>A2<br>G       | —<br>010<br>100<br>000   | 209   | —<br>I<br>0<br>I/O | VDDEH6 /<br>Medium       | — / Up       | — / Up               | _               | _                  | U20 |
| RSTCFG<br>GPIO[210]                                           | RSTCFG<br>GPIO                                                                      | P<br>G                   | 01<br>00                 | 210   | l<br>I/O           | VDDEH6 /<br>Slow         | — / Down     | _                    | _               | _                  | P22 |
| BOOTCFG[0]<br>IRQ[2]<br>GPIO[211]                             | Boot Config. Input<br>External Interrupt Request<br>GPIO                            | P<br>A1<br>G             | 01<br>10<br>00           | 211   | I<br>I<br>I/O      | VDDEH6 /<br>Slow         | — / Down     | BOOTCFG[0] /<br>Down | _               | _                  | U21 |
| BOOTCFG[1]<br>IRQ[3]<br>ETRIG3<br>GPIO[212]                   | Boot Config. Input<br>External Interrupt Request<br>eQADC Trigger Input<br>GPIO     | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 212   | <br> <br> <br> /O  | VDDEH6 /<br>Slow         | — / Down     | BOOTCFG[1] /<br>Down | 85              | M15                | T20 |
| WKPCFG<br>NMI<br>DSPI_B_SOUT<br>GPIO[213]                     | Weak Pull Config. Input<br>Non-Maskable Interrupt<br>DSPI B data output<br>GPIO     | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 213   | <br> <br>0<br> /O  | VDDEH6 /<br>Medium       | — / Up       | WKPCFG / Up          | 86              | L15                | R19 |
|                                                               | ·                                                                                   | ·                        |                          | Calib | ration B           | us                       |              |                      |                 |                    |     |
| CAL_CS0                                                       | Calibration chip select                                                             | Р                        | 01                       | 336   | 0                  | VDDE12 /<br>Fast         |              | _/_                  | _               | _                  | _   |
| CAL_CS2<br>CAL_ADDR[10]<br>CAL_WE[2]/BE[2]                    | Calibration chip select<br>Calibration address bus<br>Calibration write/byte enable | P<br>A1<br>A2            | 001<br>010<br>100        | 338   | 0<br>I/O<br>0      | VDDE12 /<br>Fast         |              | _/_                  | _               | _                  |     |
| CAL_CS3<br>CAL_ADDR[11]<br>CAL_WE[3]/BE[3]                    | Calibration chip select<br>Calibration address bus<br>Calibration write/byte enable | P<br>A1<br>A2            | 001<br>010<br>100        | 339   | 0<br>I/O<br>0      | VDDE12 /<br>Fast         |              | _/_                  | _               | _                  | _   |
| CAL_ADDR[12]<br>CAL_WE[2]/BE[2]                               | Calibration address bus<br>Calibration write/byte enable                            | P<br>A1                  | 01<br>10                 | 340   | I/O<br>O           | VDDE12 /<br>Fast         |              | <i>_/_</i>           | _               | _                  | _   |
| CAL_ADDR[13]<br>CAL_WE[3]/BE[3]                               | Calibration address bus<br>Calibration write/byte enable                            | P<br>A1                  | 01<br>10                 | 340   | I/O<br>O           | VDDE12 /<br>Fast         |              | _/_                  | _               | _                  | _   |
| CAL_ADDR[14]<br>CAL_DATA[31]                                  | Calibration address bus<br>Calibration data bus                                     | P<br>A1                  | 01<br>10                 | 340   | I/O<br>I/O         | VDDE12 /<br>Fast         |              | _/_                  | _               | _                  | _   |

Pinout and signal description

Doc ID 18078 Rev 4

5

SPC564A70B4, SPC564A70L7

42/133

| (4)                          | Function <sup>(2)</sup>                                     |                          | PCR<br>PA    | PCR | I/O        | Voltage <sup>(6)</sup> / | Sta          | tus <sup>(8)</sup> | Package pin No. |                    |     |
|------------------------------|-------------------------------------------------------------|--------------------------|--------------|-----|------------|--------------------------|--------------|--------------------|-----------------|--------------------|-----|
| Name <sup>(1)</sup>          | Function <sup>(2)</sup>                                     | P / A / G <sup>(3)</sup> | field<br>(4) | (5) | type       | Pad type <sup>(7)</sup>  | During reset | After reset        | 176             | 208 <sup>(9)</sup> | 324 |
| CAL_ADDR[15]<br>CAL_ALE      | Calibration address bus<br>Calibration address latch enable | P<br>A1                  | 01<br>10     | 340 | I/O<br>O   | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | —   |
| CAL_ADDR[16]<br>CAL_DATA[16] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | _   |
| CAL_ADDR[17]<br>CAL_DATA[17] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | _   |
| CAL_ADDR[18]<br>CAL_DATA[18] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | _   |
| CAL_ADDR[19]<br>CAL_DATA[19] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | -   |
| CAL_ADDR[20]<br>CAL_DATA[20] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | _   |
| CAL_ADDR[21]<br>CAL_DATA[21] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | -   |
| CAL_ADDR[22]<br>CAL_DATA[22] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | _   |
| CAL_ADDR[23]<br>CAL_DATA[23] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | -   |
| CAL_ADDR[24]<br>CAL_DATA[24] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | _   |
| CAL_ADDR[25]<br>CAL_DATA[25] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | _   |
| CAL_ADDR[26]<br>CAL_DATA[26] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | _   |
| CAL_ADDR[27]<br>CAL_DATA[27] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | _   |
| CAL_ADDR[28]<br>CAL_DATA[28] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | _   |
| CAL_ADDR[29]<br>CAL_DATA[29] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  | _   |
| CAL_ADDR[30]<br>CAL_DATA[30] | Calibration address bus<br>Calibration data bus             | P<br>A1                  | 01<br>10     | 345 | I/O<br>I/O | VDDE12 /<br>Fast         |              | _/_                | _               | _                  |     |

| (4)                 | (0)                     | (0)                      | PCR<br>PA    | PCR | I/O  | Voltage <sup>(6)</sup> /                            | Sta          | tus <sup>(8)</sup> | Package pin N |                    | io. |
|---------------------|-------------------------|--------------------------|--------------|-----|------|-----------------------------------------------------|--------------|--------------------|---------------|--------------------|-----|
| Name <sup>(1)</sup> | Function <sup>(2)</sup> | P / A / G <sup>(3)</sup> | field<br>(4) | (5) | type | Voltage <sup>(6)</sup> /<br>Pad type <sup>(7)</sup> | During reset | After reset        | 176           | 208 <sup>(9)</sup> | 324 |
| CAL_DATA[0]         | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  | _   |
| CAL_DATA[1]         | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  | _   |
| CAL_DATA[2]         | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  |     |
| CAL_DATA[3]         | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  |     |
| CAL_DATA[4]         | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  |     |
| CAL_DATA[5]         | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  |     |
| CAL_DATA[6]         | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  |     |
| CAL_DATA[7]         | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  |     |
| CAL_DATA[8]         | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  | _   |
| CAL_DATA[9]         | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  |     |
| CAL_DATA[10]        | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  | _   |
| CAL_DATA[11]        | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  |     |
| CAL_DATA[12]        | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  | _   |
| CAL_DATA[13]        | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  |     |
| CAL_DATA[14]        | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  | _   |
| CAL_DATA[15]        | Calibration data bus    | Р                        | 01           | 341 | I/O  | VDDE12 /<br>Fast                                    | — / Up       | — / Up             | _             | _                  | _   |

44/133



| (4)                  |                                                    |                          | PCR<br>PA    | PCR | I/O                  | Voltage <sup>(6)</sup>  | Sta          | itus <sup>(8)</sup> | Ра  | ackage pin N       | lo. |
|----------------------|----------------------------------------------------|--------------------------|--------------|-----|----------------------|-------------------------|--------------|---------------------|-----|--------------------|-----|
| Name <sup>(1)</sup>  | Function <sup>(2)</sup>                            | P / A / G <sup>(3)</sup> | field<br>(4) | (5) | type                 | Pad type <sup>(7)</sup> | During reset | After reset         | 176 | 208 <sup>(9)</sup> | 324 |
| CAL_RD_WR            | Calibration data bus                               | Р                        | 01           | 342 | 0                    | VDDE12 /<br>Fast        |              | _/_                 | —   | _                  | _   |
| CAL_WE[0]            | Calibration write enable                           | Р                        | 01           | 342 | 0                    | VDDE12 /<br>Fast        |              | _/_                 | _   | _                  | _   |
| CAL_WE[1]            | Calibration write enable                           | Р                        | 01           | 342 | 0                    | VDDE12 /<br>Fast        |              | _/_                 | _   | _                  | _   |
| CAL_OE               | Calibration output enable                          | Р                        | 01           | 342 | 0                    | VDDE12 /<br>Fast        |              | _/_                 | _   | _                  | _   |
| CAL_TS<br>CAL_ALE    | Calibration transfer start<br>Address Latch Enable | P<br>A1                  | 01<br>10     | 343 | 0<br>0               | VDDE12 /<br>Fast        |              | _/_                 | _   | _                  | _   |
| CAL_MDO[4]           | Calibration Nexus Message Data Out                 | Р                        | 01           | -   | 0                    | VDDE12 /<br>Fast        | —            | CAL_MDO[4] /        | _   | _                  | _   |
| CAL_MDO[5]           | Calibration Nexus Message Data Out                 | Р                        | 01           | -   | 0                    | VDDE12 /<br>Fast        | —            | CAL_MDO[5] / —      | _   | —                  | _   |
| CAL_MDO[6]           | Calibration Nexus Message Data Out                 | Р                        | 01           | _   | 0                    | VDDE12 /<br>Fast        | —            | CAL_MDO[6] / —      | _   | _                  | _   |
| CAL_MDO[7]           | Calibration Nexus Message Data Out                 | Р                        | 01           | _   | 0                    | VDDE12 /<br>Fast        | _            | CAL_MDO[7]/-        | _   | _                  | _   |
| CAL_MDO[8]           | Calibration Nexus Message Data Out                 | Р                        | 01           | _   | 0                    | VDDE12 /<br>Fast        | —            | CAL_MDO[8] /        | _   | _                  | _   |
| CAL_MDO[9]           | Calibration Nexus Message Data Out                 | Р                        | 01           | _   | 0                    | VDDE12 /<br>Fast        | —            | CAL_MDO[9] /        | _   | _                  | _   |
| CAL_MDO[10]          | Calibration Nexus Message Data Out                 | Р                        | 01           | _   | 0                    | VDDE12 /<br>Fast        | —            | CAL_MDO[10] /       | _   | _                  | _   |
| CAL_MDO[11]          | Calibration Nexus Message Data Out                 | Р                        | 01           | _   | 0                    | VDDE12 /<br>Fast        | —            | CAL_MDO[11] /       | _   | —                  | _   |
|                      |                                                    |                          |              | NE  | EXUS <sup>(14)</sup> |                         |              |                     |     |                    |     |
| EVTI                 | Nexus event in                                     | Р                        | 01           | 231 | I                    | VDDEH7 /<br>MultiV      | — / Up       | EVTI / Up           | 116 | E15                | F21 |
| EVTO <sup>(15)</sup> | Nexus event out                                    | Р                        | 01           | 227 | 0                    | VDDEH7 /<br>MultiV      | ABR/Up       | EVTO / —            | 120 | D15                | F22 |

SPC564A70B4, SPC564A70L7

Doc ID 18078 Rev 4

45/133

Pinout and signal description

|                                  | (0)                                                                |                          | PCR<br>PA      | PCR                     | I/O           | Voltage <sup>(6)</sup> /                            | Sta          | tus <sup>(8)</sup> | Pa  | ackage pin N       | lo. |
|----------------------------------|--------------------------------------------------------------------|--------------------------|----------------|-------------------------|---------------|-----------------------------------------------------|--------------|--------------------|-----|--------------------|-----|
| Name <sup>(1)</sup>              | Function <sup>(2)</sup>                                            | P / A / G <sup>(3)</sup> | field<br>(4)   | (5)                     | type          | Voltage <sup>(6)</sup> /<br>Pad type <sup>(7)</sup> | During reset | After reset        | 176 | 208 <sup>(9)</sup> | 324 |
| МСКО                             | Nexus message clock out                                            | Р                        | _              | 219 <sup>(</sup><br>12) | 0             | VRC33 /<br>Fast                                     | —            | МСКО / —           | 14  | F15                | G2( |
| MDO[0]                           | Nexus message data out                                             | Р                        | 01             | 220                     | 0             | VRC33 /<br>Fast                                     | _            | MDO[0] / —         | 17  | A14                | B2( |
| MDO[1]                           | Nexus message data out                                             | Р                        | 01             | 221                     | 0             | VRC33 /<br>Fast                                     | _            | MDO[1] /           | 18  | B14                | C19 |
| MDO[2]                           | Nexus message data out                                             | Р                        | 01             | 222                     | 0             | VRC33 /<br>Fast                                     | _            | MDO[2] / —         | 19  | A13                | C1  |
| MDO[3]                           | Nexus message data out                                             | Р                        | 01             | 223                     | 0             | VRC33 /<br>Fast                                     | _            | MDO[3] / —         | 20  | B13                | D1  |
| MDO[4]<br>ETPUA2_O<br>GPIO[75]   | Nexus message data out<br>eTPU A channel (output only)<br>GPIO     | P<br>A1<br>G             | 01<br>10<br>00 | 75                      | 0<br>0<br>I/O | VDDEH7 /<br>MultiV                                  | _            | _/_                | 126 | P10                | B1  |
| MDO[5]<br>ETPUA4_O<br>GPIO[76]   | Nexus message data out<br>eTPU A channel (output only)<br>GPIO     | P<br>A1<br>G             | 01<br>10<br>00 | 76                      | 0<br>0<br>I/O | VDDEH7 /<br>MultiV                                  | _            | _/_                | 129 | T10                | C1  |
| MDO[6]<br>ETPUA13_O<br>GPIO[77]  | Nexus message data out<br>eTPU A channel (output only)<br>GPIO     | P<br>A1<br>G             | 01<br>10<br>00 | 77                      | 0<br>0<br>I/O | VDDEH7 /<br>MultiV                                  | _            | _/_                | 135 | T11                | D1  |
| MDO[7]<br>ETPUA19_O<br>GPIO[78]  | Nexus message data out<br>eTPU A channel (output only)<br>GPIO     | P<br>A1<br>G             | 01<br>10<br>00 | 78                      | 0<br>0<br>I/0 | VDDEH7 /<br>MultiV                                  | _            | _/_                | 136 | N11                | B1  |
| MDO[8]<br>ETPUA21_O<br>GPIO[79]  | Nexus message data out<br>eTPU A channel (output only)<br>GPIO     | P<br>A1<br>G             | 01<br>10<br>00 | 79                      | 0<br>0<br>I/0 | VDDEH7 /<br>MultiV                                  | _            | _/_                | 137 | P11                | A1  |
| MDO[9]<br>ETPUA25_O<br>PIO[80]   | Nexus message data out<br>eTPU A channel (output only)<br>GPIO     | P<br>A1<br>G             | 01<br>10<br>00 | 80                      | 0<br>0<br>I/O | VDDEH7 /<br>MultiV                                  | _            | _/_                | 139 | T7                 | B1  |
| MDO[10]<br>ETPUA27_O<br>GPIO[81] | Nexus message data out<br>eTPU A channel (output only)<br>GPIO     | P<br>A1<br>G             | 01<br>10<br>00 | 81                      | 0<br>0<br>I/0 | VDDEH7 /<br>MultiV                                  | _            | _/_                | 134 | R10                | A1  |
| MDO[11]<br>ETPUA29_O<br>GPIO[82] | Nexus message data out<br>eTPU A channel (output only)<br>GPIO[82] | P<br>A1<br>G             | 01<br>10<br>00 | 82                      | 0<br>0<br>I/0 | VDDEH7 /<br>MultiV                                  | _            | _/_                | 124 | P9                 | A1  |

46/133

Doc ID 18078 Rev 4

5

|                                                   |                                                                                |                          | PCR<br>PA                | PCR | I/O                | Voltage <sup>(6)</sup> /                            | Sta          | tus <sup>(8)</sup> | Pa  | ackage pin N       | ١ο. |
|---------------------------------------------------|--------------------------------------------------------------------------------|--------------------------|--------------------------|-----|--------------------|-----------------------------------------------------|--------------|--------------------|-----|--------------------|-----|
| Name <sup>(1)</sup>                               | Function <sup>(2)</sup>                                                        | P / A / G <sup>(3)</sup> | field<br>(4)             | (5) | type               | Voltage <sup>(6)</sup> /<br>Pad type <sup>(7)</sup> | During reset | After reset        | 176 | 208 <sup>(9)</sup> | 3   |
| MSEO[0]                                           | Nexus message start/end out                                                    | Р                        | 01                       | 224 | 0                  | VDDEH7 /<br>MultiV                                  | _            | MSEO[0] / —        | 118 | C15                | (   |
| MSEO[1]                                           | Nexus message start/end out                                                    | Р                        | 01                       | 225 | 0                  | VDDEH7 /<br>MultiV                                  | _            | MSEO[1]/           | 117 | E16                | C   |
| RDY                                               | Nexus ready output                                                             | Р                        | 01                       | 226 | 0                  | VDDEH7 /<br>MultiV                                  | _            | _                  | _   | _                  | (   |
|                                                   | ·                                                                              |                          |                          |     | JTAG               |                                                     |              |                    |     |                    |     |
| тск                                               | JTAG test clock input                                                          | Р                        | 01                       | _   | I                  | VDDEH7 /<br>MultiV                                  | TCK / Down   | TCK / Down         | 128 | C16                | [   |
| TDI                                               | JTAG test data input                                                           | Р                        | 01                       | 232 | I                  | VDDEH7 /<br>MultiV                                  | TDI / Up     | TDI / Up           | 130 | E14                | I   |
| TDO                                               | JTAG test data output                                                          | Р                        | 01                       | 228 | 0                  | VDDEH7 /<br>MultiV                                  | TDO / Up     | TDO / Up           | 123 | F14                | ı   |
| TMS                                               | JTAG test mode select input                                                    | Р                        | 01                       | _   | I                  | VDDEH7 /<br>MultiV                                  | TMS / Up     | TMS / Up           | 131 | D14                | 1   |
| JCOMP                                             | JTAG TAP controller enable                                                     | Р                        | 01                       | -   | I                  | VDDEH7 /<br>MultiV                                  | JCOMP / Down | JCOMP / Down       | 121 | F16                | 1   |
|                                                   |                                                                                |                          |                          | F   | lexCAN             |                                                     |              |                    |     |                    |     |
| CAN_A_TX<br>SCI_A_TX<br>GPIO[83]                  | FlexCAN A transmit<br>eSCI A transmit<br>GPIO                                  | P<br>A1<br>G             | 01<br>10<br>00           | 83  | 0<br>0<br>I/O      | VDDEH6 /<br>Slow                                    | — / Up       | — / Up             | 81  | P12                | ,   |
| CAN_A_RX<br>SCI_A_RX<br>GPIO[84]                  | FlexCAN A receive<br>eSCI A receive<br>GPIO                                    | P<br>A1<br>G             | 01<br>10<br>00           | 84  | I<br>I<br>I/O      | VDDEH6 /<br>Slow                                    | — / Up       | — / Up             | 82  | R12                | А   |
| CAN_B_TX<br>DSPI_C_PCS[3]<br>SCI_C_TX<br>GPIO[85] | FlexCAN B transmit<br>DSPI C peripheral chip select<br>eSCI C transmit<br>GPIO | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 85  | 0<br>0<br>0<br>I/O | VDDEH6 /<br>Slow                                    | — / Up       | — / Up             | 88  | T12                | А   |
| CAN_B_RX<br>DSPI_C_PCS[4]<br>SCI_C_RX<br>GPIO[86] | FlexCAN B receive<br>DSPI C peripheral chip select<br>eSCI C receive<br>GPIO   | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 86  | <br>0<br> <br> /0  | VDDEH6 /<br>Slow                                    | — / Up       | — / Up             | 89  | R13                | Д   |

Doc ID 18078 Rev 4

47/133

SPC564A70B4, SPC564A70L7

324

G21

G22

G19

D21

D22

E21

E20

F20

Y17

AA18

AB18

AB19

Pinout and signal description

| Table 4. | SPC564A70 signal properties (continued) |
|----------|-----------------------------------------|
|          |                                         |

|                                                          | (0)                                                         |                          | PCR<br>PA      | PCR | I/O           | Voltage <sup>(6)</sup> / | Sta          | tus <sup>(8)</sup> | Pa  | ackage pin l       | No. |
|----------------------------------------------------------|-------------------------------------------------------------|--------------------------|----------------|-----|---------------|--------------------------|--------------|--------------------|-----|--------------------|-----|
| Name <sup>(1)</sup>                                      | Function <sup>(2)</sup>                                     | P / A / G <sup>(3)</sup> | field<br>(4)   | (5) | type          | Pad type <sup>(7)</sup>  | During reset | After reset        | 176 | 208 <sup>(9)</sup> | 324 |
| CAN_C_TX<br>DSPI_D_PCS[3]<br>GPIO[87]                    | FlexCAN C transmit<br>DSPI D peripheral chip select<br>GPIO | P<br>A1<br>G             | 01<br>10<br>00 | 87  | 0<br>0<br>I/O | VDDEH6 /<br>Medium       | — / Up       | — / Up             | 101 | K13                | P19 |
| CAN_C_RX<br>DSPI_D_PCS[4]<br>GPIO[88]                    | FlexCAN C receive<br>DSPI D peripheral chip select<br>GPIO  | P<br>A1<br>G             | 01<br>10<br>00 | 88  | <br>0<br> /0  | VDDEH6 /<br>Slow         | — / Up       | — / Up             | 98  | L14                | R20 |
|                                                          |                                                             |                          |                |     | eSCI          |                          |              |                    |     |                    | 4   |
| SCI_A_TX<br>EMIOS13 <sup>(16)</sup><br>GPIO[89]          | eSCI A transmit<br>eMIOS channel<br>GPIO                    | P<br>A1<br>G             | 01<br>10<br>00 | 89  | 0<br>0<br>I/O | VDDEH6 /<br>Medium       | — / Up       | — / Up             | 100 | J14                | N20 |
| SCI_A_RX<br>EMIOS15 <sup>(16)</sup><br>GPIO[90]          | eSCI A receive<br>eMIOS channel<br>GPIO                     | P<br>A1<br>G             | 01<br>10<br>00 | 90  | <br>0<br> /0  | VDDEH6 /<br>Medium       | — / Up       | — / Up             | 99  | K14                | P20 |
| SCI_B_TX<br>DSPI_D_PCS[1]<br>GPI0[91]                    | eSCI B transmit<br>DSPI D peripheral chip select<br>GPIO    | P<br>A1<br>G             | 01<br>10<br>00 | 91  | 0<br>0<br>I/O | VDDEH6 /<br>Medium       | — / Up       | — / Up             | 87  | L13                | R21 |
| SCI_B_RX<br>DSPI_D_PCS[5]<br>GPI0[92]                    | eSCI B receive<br>DSPI D peripheral chip select<br>GPIO     | P<br>A1<br>G             | 01<br>10<br>00 | 92  | <br>0<br> /0  | VDDEH6 /<br>Medium       | — / Up       | — / Up             | 84  | M13                | T19 |
| SCI_C_TX<br>GPIO[244]                                    | eSCI C transmit<br>GPIO                                     | P<br>G                   | 01<br>00       | 244 | 0<br>I/O      | VDDEH6 /<br>Medium       | — / Up       | — / Up             | _   | _                  | W18 |
| SCI_C_RX<br>GPIO[245]                                    | eSCI C receive<br>GPIO                                      | P<br>G                   | 01<br>00       | 245 | l<br>I/O      | VDDEH6 /<br>Medium       | — / Up       | — / Up             | _   | _                  | Y19 |
|                                                          |                                                             |                          |                |     | DSPI          |                          |              |                    |     |                    |     |
| DSPI_A_SCK <sup>(17)</sup><br>DSPI_C_PCS[1]<br>GPIO[93]  | DSPI C peripheral chip select     GPIO                      | —<br>A1<br>G             | —<br>10<br>00  | 93  | —<br>0<br>I/O | VDDEH7 /<br>Medium       | — / Up       | — / Up             | _   | _                  | L22 |
| DSPI_A_SIN <sup>(17)</sup><br>DSPI_C_PCS[2]<br>GPIO[94]  | —<br>DSPI C peripheral chip select<br>GPIO                  | —<br>A1<br>G             | —<br>10<br>00  | 94  | —<br>0<br>I/O | VDDEH7 /<br>Medium       | — / Up       | — / Up             | _   | _                  | L21 |
| DSPI_A_SOUT <sup>(17)</sup><br>DSPI_C_PCS[5]<br>GPIO[95] | —<br>DSPI C peripheral chip select<br>GPIO                  | —<br>A1<br>G             | —<br>10<br>00  | 95  | —<br>0<br>I/O | VDDEH7 /<br>Medium       | — / Up       | — / Up             | _   | _                  | L20 |

Pinout and signal description

Doc ID 18078 Rev 4

SPC564A70B4, SPC564A70L7

48/133

|                                                             |                                                                        |                          | PCR<br>PA      | PCP        | CR I/O          | Voltage <sup>(6)</sup> /                            | Sta          | tus <sup>(8)</sup> | Pa  | Package pin No.    |     |  |
|-------------------------------------------------------------|------------------------------------------------------------------------|--------------------------|----------------|------------|-----------------|-----------------------------------------------------|--------------|--------------------|-----|--------------------|-----|--|
| Name <sup>(1)</sup>                                         | Function <sup>(2)</sup>                                                | P / A / G <sup>(3)</sup> | field<br>(4)   | PCR<br>(5) | type            | Voltage <sup>(6)</sup> /<br>Pad type <sup>(7)</sup> | During reset | After reset        | 176 | 208 <sup>(9)</sup> | 324 |  |
| DSPI_A_PCS[0] <sup>(17)</sup><br>DSPI_D_PCS[2]<br>GPIO[96]  | —<br>DSPI C peripheral chip select<br>GPIO                             | —<br>A1<br>G             | —<br>10<br>00  | 96         | —<br>0<br>I/O   | VDDEH7 /<br>Medium                                  | — / Up       | — / Up             | _   | _                  | M20 |  |
| DSPI_A_PCS[1] <sup>(17)</sup><br>DSPI_B_PCS[2]<br>GPIO[97]  | —     DSPI C peripheral chip select     GPIO                           | —<br>A1<br>G             | —<br>10<br>00  | 97         | —<br>0<br>I/O   | VDDEH7 /<br>Medium                                  | — / Up       | — / Up             | _   | _                  | M19 |  |
| DSPI_A_PCS[2] <sup>(17)</sup><br>DSPI_D_SCK<br>GPIO[98]     | —<br>SPI clock pin for DSPI module<br>GPIO                             | —<br>A1<br>G             | —<br>10<br>00  | 98         | —<br>I/O<br>I/O | VDDEH7 /<br>Medium                                  | — / Up       | — / Up             | 141 | J15                | M21 |  |
| DSPI_A_PCS[3] <sup>(17)</sup><br>DSPI_D_SIN<br>GPIO[99]     | —<br>DSPI D data input<br>GPIO                                         | —<br>A1<br>G             | —<br>10<br>00  | 99         | —<br>I<br>I/O   | VDDEH7 /<br>Medium                                  | — / Up       | — / Up             | 142 | H13                | K19 |  |
| DSPI_A_PCS[4] <sup>(17)</sup><br>DSPI_D_SOUT<br>GPIO[100]   | —<br>DSPI D data output<br>GPIO                                        | —<br>A1<br>G             | —<br>10<br>00  | 100        | —<br>0<br>I/O   | VDDEH7 /<br>Medium                                  | — / Up       | — / Up             | _   | _                  | N19 |  |
| DSPI_A_PCS[5] <sup>(17)</sup><br>DSPI_B_PCS[3]<br>GPIO[101] | DSPI B peripheral chip select     GPIO                                 | —<br>A1<br>G             | —<br>10<br>00  | 101        | —<br>0<br>I/O   | VDDEH7 /<br>Medium                                  | — / Up       | — / Up             | _   | _                  | N21 |  |
| DSPI_B_SCK<br>DSPI_C_PCS[1]<br>GPIO[102]                    | SPI clock pin for DSPI module<br>DSPI B peripheral chip select<br>GPIO | P<br>A1<br>G             | 01<br>10<br>00 | 102        | I/O<br>O<br>I/O | VDDEH6 /<br>Medium                                  | — / Up       | — / Up             | 106 | J16                | K21 |  |
| DSPI_B_SIN<br>DSPI_C_PCS[2]<br>GPIO[103]                    | DSPI B data input<br>DSPI C peripheral chip select<br>GPIO             | P<br>A1<br>G             | 01<br>10<br>00 | 103        | <br>0<br> /0    | VDDEH6 /<br>Medium                                  | — / Up       | — / Up             | 112 | G15                | H22 |  |
| DSPI_B_SOUT<br>DSPI_C_PCS[5]<br>GPIO[104]                   | DSPI B data output<br>DSPI C peripheral chip select<br>GPIO            | P<br>A1<br>G             | 01<br>10<br>00 | 104        | 0<br>0<br>I/O   | VDDEH6 /<br>Medium                                  | — / Up       | — / Up             | 113 | G13                | J19 |  |
| DSPI_B_PCS[0]<br>DSPI_D_PCS[2]<br>GPI0[105]                 | DSPI B peripheral chip select<br>DSPI D peripheral chip select<br>GPIO | P<br>A1<br>G             | 01<br>10<br>00 | 105        | I/O<br>O<br>I/O | VDDEH6 /<br>Medium                                  | — / Up       | — / Up             | 111 | G16                | J21 |  |
| DSPI_B_PCS[1]<br>DSPI_D_PCS[0]<br>GPIO[106]                 | DSPI B peripheral chip select<br>DSPI D peripheral chip select<br>GPIO | P<br>A1<br>G             | 01<br>10<br>00 | 106        | 0<br>I/O<br>I/O | VDDEH6 /<br>Medium                                  | — / Up       | — / Up             | 109 | H16                | J22 |  |

SPC564A70B4, SPC564A70L7

Pinout and signal description

49/133

|                                             | (0)                                                                    |                          | PCR<br>PA      | PCP        | I/O             | Voltage <sup>(6)</sup> /         | Sta          | tus <sup>(8)</sup> | Pa  | ackage pin N       | No. |
|---------------------------------------------|------------------------------------------------------------------------|--------------------------|----------------|------------|-----------------|----------------------------------|--------------|--------------------|-----|--------------------|-----|
| Name <sup>(1)</sup>                         | Function <sup>(2)</sup>                                                | P / A / G <sup>(3)</sup> | field<br>(4)   | PCR<br>(5) | type            | Pad type <sup>(7)</sup>          | During reset | After reset        | 176 | 208 <sup>(9)</sup> | 324 |
| DSPI_B_PCS[2]<br>DSPI_C_SOUT<br>GPI0[107]   | DSPI B peripheral chip select<br>DSPI C data output<br>GPIO            | P<br>A1<br>G             | 01<br>10<br>00 | 107        | 0<br>0<br>I/O   | VDDEH6 /<br>Medium               | — / Up       | — / Up             | 107 | H15                | K22 |
| DSPI_B_PCS[3]<br>DSPI_C_SIN<br>GPIO[108]    | DSPI B peripheral chip select<br>DSPI C data input<br>GPIO             | P<br>A1<br>G             | 01<br>10<br>00 | 108        | 0<br>I<br>I/O   | VDDEH6 /<br>Medium               | — / Up       | — / Up             | 114 | G14                | J20 |
| DSPI_B_PCS[4]<br>DSPI_C_SCK<br>GPIO[109]    | DSPI B peripheral chip select<br>SPI clock pin for DSPI module<br>GPIO | P<br>A1<br>G             | 01<br>10<br>00 | 109        | 0<br>I/O<br>I/O | VDDEH6 /<br>Medium               | — / Up       | — / Up             | 105 | H14                | K20 |
| DSPI_B_PCS[5]<br>DSPI_C_PCS[0]<br>GPIO[110] | DSPI B peripheral chip select<br>DSPI C peripheral chip select<br>GPIO | P<br>A1<br>G             | 01<br>10<br>00 | 110        | 0<br>I/O<br>I/O | VDDEH6 /<br>Medium               | — / Up       | — / Up             | 104 | J13                | L19 |
|                                             |                                                                        |                          |                | e          | QADC            |                                  |              |                    |     |                    |     |
| AN0<br>DAN0+                                | Single Ended Analog Input<br>Positive Terminal Differential Input      | Р                        | _              | _          | I               | VDDA /<br>Analog<br>Pull-up/down | 1/—          | AN[0] / —          | 172 | B5                 | B8  |
| AN1<br>DAN0–                                | Single Ended Analog Input<br>Negative Terminal Differential Input      | Р                        | _              | _          | I               | VDDA /<br>Analog<br>Pull-up/down | 1/—          | AN[1] / —          | 171 | A6                 | A8  |
| AN2<br>DAN1+                                | Single Ended Analog Input<br>Positive Terminal Differential Input      | Р                        | _              | _          | I               | VDDA /<br>Analog<br>Pull-up/down | 1/—          | AN[2] / —          | 170 | D6                 | D10 |
| AN3<br>DAN1–                                | Single Ended Analog Input<br>Negative Terminal Differential Input      | Р                        | _              | _          | I               | VDDA /<br>Analog<br>Pull-up/down | 1/—          | AN[3] / —          | 169 | C7                 | C9  |
| AN4<br>DAN2+                                | Single Ended Analog Input<br>Positive Terminal Differential Input      | Р                        | -              | _          | I               | VDDA /<br>Analog<br>Pull-up/down | 1/—          | AN[4] / —          | 168 | B6                 | В9  |
| AN5<br>DAN2                                 | Single Ended Analog Input<br>Negative Terminal Differential Input      | Р                        | _              | _          | I               | VDDA /<br>Analog<br>Pull-up/down | 1/—          | AN[5] / —          | 167 | A7                 | A9  |
| AN6<br>DAN3+                                | Single Ended Analog Input<br>Positive Terminal Differential Input      | Р                        | _              | _          | I               | VDDA /<br>Analog<br>Pull-up/down | 1/—          | AN[6] / —          | 166 | D7                 | D11 |

50/133

Doc ID 18078 Rev 4



SPC564A70B4, SPC564A70L7

| (4)                                   |                                                                                                        | 10                       | PCR<br>PA                | PCR | I/O          | Voltage <sup>(6)</sup> /         | Sta          | tus <sup>(8)</sup> | Pa  | ackage pin N       | lo. |
|---------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|-----|--------------|----------------------------------|--------------|--------------------|-----|--------------------|-----|
| Name <sup>(1)</sup>                   | Function <sup>(2)</sup>                                                                                | P / A / G <sup>(3)</sup> | field<br>(4)             | (5) | type         | Pad type <sup>(7)</sup>          | During reset | After reset        | 176 | 208 <sup>(9)</sup> | 324 |
| AN7<br>DAN3-                          | Single Ended Analog Input<br>Negative Terminal Differential Input                                      | Р                        | _                        | _   | I            | VDDA /<br>Analog<br>Pull-up/down | 1/—          | AN[7] / —          | 165 | C8                 | C10 |
| AN8<br>ANW                            | Single-ended Analog Input<br>Multiplexed Analog Input                                                  | Р                        | 01                       | _   | I            | VDDA /<br>Analog                 | I/—          | AN[8] / —          | 9   | B3                 | D6  |
| AN9<br>ANX                            | Single-ended Analog Input<br>External Multiplexed Analog Input                                         | Р                        | 01                       | _   | I            | VDDA /<br>Analog                 | I/—          | AN[9] / —          | 5   | A2                 | D7  |
| AN10<br>ANY                           | Single-ended Analog Input<br>Multiplexed Analog Input                                                  | Р                        | 01                       | _   | I            | VDDA /<br>Analog                 | I/—          | AN[10] / —         | _   | _                  | D8  |
| AN11<br>ANZ                           | Single-ended Analog Input<br>Multiplexed Analog Input                                                  | Р                        | 01                       | _   | I            | VDDA /<br>Analog                 | I/—          | AN[11] / —         | 4   | A3                 | A5  |
| AN12 - SDS<br>MA0<br>ETPUA19_O<br>SDS | Single-ended Analog Input<br>MUX Address 0<br>eTPU A channel (output only)<br>eQADC Serial Data Select | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 215 | <br>0<br> /0 | VDDEH7 /<br>Medium               | 1/—          | AN[12] / —         | 148 | A12                | A16 |
| AN13 - SDO<br>MA1<br>ETPUA21_O<br>SDO | Single-ended Analog Input<br>MUX Address 1<br>eTPU A channel (output only)<br>eQADC Serial Data Out    | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 216 | <br>0<br>0   | VDDEH7 /<br>Medium               | 1/—          | AN[13] / —         | 147 | B12                | B16 |
| AN14 - SDI<br>MA2<br>ETPUA27_O<br>SDI | Single-ended Analog Input<br>MUX Address 2<br>eTPU A channel (output only)<br>eQADC Serial Data In     | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 217 | <br>0<br>    | VDDEH7 /<br>Medium               | 1/—          | AN[14] / —         | 146 | C12                | C16 |
| AN15 - FCK<br>FCK<br>ETPUA29_O        | Single-ended Analog Input<br>eQADC Free Running Clock<br>eTPU A channel (output only)                  | P<br>A1<br>A2            | 001<br>010<br>100        | 218 | <br>0<br>0   | VDDEH7 /<br>Medium               | 1/—          | AN[15] / —         | 145 | C13                | D16 |
| AN16                                  | Single-ended Analog Input                                                                              | Р                        | _                        | -   | I            | VDDA /<br>Analog                 | I/—          | AN[16] / —         | 3   | C6                 | B7  |
| AN17                                  | Single-ended Analog Input                                                                              | Р                        | _                        | _   | I            | VDDA /<br>Analog                 | I/—          | AN[17] / —         | 2   | C4                 | C6  |
| AN18                                  | Single-ended Analog Input                                                                              | Р                        | _                        | _   | I            | VDDA /<br>Analog                 | I/—          | AN[18] / —         | 1   | D5                 | D9  |
| AN19                                  | Single-ended Analog Input                                                                              | Р                        | _                        | _   | I            | VDDA /<br>Analog                 | I/—          | AN[19] / —         | _   | _                  | B6  |

SPC564A70B4, SPC564A70L7

Pinout and signal description

51/133

| (4)                 | (2)                       |                          | PCR<br>PA    | PCR        | I/O  | Voltage <sup>(6)</sup> /                            | Stat         | us <sup>(8)</sup> | Pa  | ackage pin N       | No. |
|---------------------|---------------------------|--------------------------|--------------|------------|------|-----------------------------------------------------|--------------|-------------------|-----|--------------------|-----|
| Name <sup>(1)</sup> | Function <sup>(2)</sup>   | P / A / G <sup>(3)</sup> | field<br>(4) | PCR<br>(5) | type | Voltage <sup>(6)</sup> /<br>Pad type <sup>(7)</sup> | During reset | After reset       | 176 | 208 <sup>(9)</sup> | 324 |
| AN20                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[20] / —        | _   | —                  | C7  |
| AN21                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[21] / —        | 173 | B4                 | C8  |
| AN22                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[22] / —        | 161 | B8                 | C11 |
| AN23                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[23] / —        | 160 | C9                 | B11 |
| AN24                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[24] / —        | 159 | D8                 | D12 |
| AN25                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[25] / —        | 158 | B9                 | C12 |
| AN26                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[26] / —        | _   | _                  | B12 |
| AN27                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[27] / —        | 157 | A10                | A12 |
| AN28                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[28] / —        | 156 | B10                | A13 |
| AN29                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[29] / —        | _   | _                  | D13 |
| AN30                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[30] / —        | 155 | D9                 | C13 |
| AN31                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[31] / —        | 154 | D10                | B13 |
| AN32                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[32] / —        | 153 | C10                | B14 |
| AN33                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[33] / —        | 152 | C11                | C14 |
| AN34                | Single-ended Analog Input | Р                        | _            | _          | I    | VDDA /<br>Analog                                    | 1/—          | AN[34] / —        | 151 | C5                 | D14 |
| AN35                | Single-ended Analog Input | Р                        | _            | _          | Ι    | VDDA /<br>Analog                                    | 1/—          | AN[35] / —        | 150 | D11                | A14 |

52/133

Doc ID 18078 Rev 4

Pinout and signal description

SPC564A70B4, SPC564A70L7

5

| (4)                                           |                                                                                        | (2)                      | PCR<br>PA                | PCR | ς Ι/O                | Voltage <sup>(6)</sup> / | Sta           | itus <sup>(8)</sup> | Pa  | ackage pin N       | lo. |
|-----------------------------------------------|----------------------------------------------------------------------------------------|--------------------------|--------------------------|-----|----------------------|--------------------------|---------------|---------------------|-----|--------------------|-----|
| Name <sup>(1)</sup>                           | Function <sup>(2)</sup>                                                                | P / A / G <sup>(3)</sup> | field<br>(4)             | (5) | type                 | Pad type <sup>(7)</sup>  | During reset  | After reset         | 176 | 208 <sup>(9)</sup> | 324 |
| AN36                                          | Single-ended Analog Input                                                              | Р                        | _                        | _   | I                    | VDDA /<br>Analog         | I/—           | AN[36] / —          | 174 | F4                 | B4  |
| AN37                                          | Single-ended Analog Input                                                              | Р                        | _                        | _   | I                    | VDDA /<br>Analog         | I/—           | AN[37] / —          | 175 | E3                 | A4  |
| AN38                                          | Single-ended Analog Input                                                              | Р                        | _                        | _   | I                    | VDDA /<br>Analog         | I/—           | AN[38] / —          | _   | _                  | C5  |
| AN39                                          | Single-ended Analog Input                                                              | Р                        | _                        | -   | I                    | VDDA /<br>Analog         | I/—           | AN[39] / —          | 8   | D2                 | B5  |
| VRH                                           | Voltage Reference High                                                                 | Р                        | _                        | _   | I                    | VDDA /                   | 1/—           | —                   | 163 | A8                 | A10 |
| VRL                                           | Voltage Reference Low                                                                  | Р                        | _                        | _   | I                    | VDDA /                   | 1/—           | _                   | 162 | A9                 | A11 |
| REFBYBC                                       | Reference Bypass Capacitor<br>Input                                                    | Р                        | _                        | _   | I                    | VDDA /<br>Analog         | 1/—           | —                   | 164 | B7                 | B10 |
|                                               |                                                                                        |                          |                          | (   | eTPU2                |                          |               |                     |     |                    |     |
| TCRCLKA<br>IRQ[7]<br>GPIO[113]                | eTPU A TCR clock<br>External interrupt request<br>GPIO                                 | P<br>A1<br>G             | 01<br>10<br>00           | 113 | I<br>I<br>I/O        | VDDEH4 /<br>Slow         | — / Up        | — / Up              | _   | L4                 | M2  |
| ETPUA0<br>ETPUA12_O<br>ETPUA19_O<br>GPIO[114] | eTPU A channel<br>eTPU A channel (output only)<br>eTPU A channel (output only)<br>GPIO | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 114 | I/O<br>O<br>O<br>I/O | VDDEH4 /<br>Slow         | — /<br>WKPCFG | — /<br>WKPCFG       | 61  | N3                 | L3  |
| ETPUA1<br>ETPUA13_O<br>GPIO[115]              | eTPU A channel<br>eTPU A channel (output only)<br>GPIO                                 | P<br>A1<br>G             | 01<br>10<br>00           | 115 | I/O<br>O<br>I/O      | VDDEH4 /<br>Slow         | — /<br>WKPCFG | — /<br>WKPCFG       | 60  | M3                 | L4  |
| ETPUA2<br>ETPUA14_O<br>GPIO[116]              | eTPU A channel<br>eTPU A channel (output only)<br>GPIO                                 | P<br>A1<br>G             | 01<br>10<br>00           | 116 | I/O<br>O<br>I/O      | VDDEH4 /<br>Slow         | — /<br>WKPCFG | — /<br>WKPCFG       | 59  | P2                 | K3  |
| ETPUA3<br>ETPUA15_O<br>GPIO[117]              | eTPU A channel<br>eTPU A channel (output only)<br>GPIO                                 | P<br>A1<br>G             | 01<br>10<br>00           | 117 | I/O<br>O<br>I/O      | VDDEH4 /<br>Slow         | — / WKPCFG    | GPIO / WKPCFG       | 58  | P1                 | L2  |

SPC564A70B4, SPC564A70L7

Doc ID 18078 Rev 4

53/133

Pinout and signal description

| Table | 4. |
|-------|----|
|       |    |

54/133

Doc ID 18078 Rev 4

5

#### ble 4. SPC564A70 signal properties (continued)

| 4                                                                  |                                                                                                                        | (2)                      | PCR<br>PA                            | PCR | I/O                       | Voltage <sup>(6)</sup> /     | Sta           | tus <sup>(8)</sup> | Package pin No. |                    |     |
|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------|-----|---------------------------|------------------------------|---------------|--------------------|-----------------|--------------------|-----|
| Name <sup>(1)</sup>                                                | Function <sup>(2)</sup>                                                                                                | P / A / G <sup>(3)</sup> | field<br>(4)                         | (5) | type                      | Pad type <sup>(7)</sup>      | During reset  | After reset        | 176             | 208 <sup>(9)</sup> | 324 |
| ETPUA4<br>ETPUA16_O<br>—<br>FR_B_TX<br>GPIO[118]                   | eTPU A channel<br>eTPU A channel (output only)<br>—<br>FlexRay transmit data channel B<br>GPIO                         | P<br>A1<br>A2<br>A3<br>G | 0001<br>0010<br><br>1000<br>0000     | 118 | I/O<br>O<br>—<br>O<br>I/O | VDDEH4 /<br>Slow             | — /<br>WKPCFG | —/<br>WKPCFG       | 56              | N2                 | L1  |
| ETPUA5<br>ETPUA17_O<br>DSPI_B_SCK_LVDS-<br>FR_B_TX_EN<br>GPIO[119] | eTPU A channel<br>eTPU A channel (output only)<br>LVDS negative DSPI clock<br>FlexRay tx data enable for ch. B<br>GPIO | P<br>A1<br>A2<br>A3<br>G | 0001<br>0010<br>0100<br>1000<br>0000 | 119 | I/O<br>O<br>O<br>I/O      | VDDEH4 /<br>Slow +<br>LVDS   | —/<br>WKPCFG  | —/<br>WKPCFG       | 54              | M4                 | K4  |
| ETPUA6<br>ETPUA18_O<br>DSPI_B_SCK_LVDS+<br>FR_B_RX<br>GPIO[120]    | eTPU A channel<br>eTPU A channel (output only)<br>LVDS positive DSPI clock<br>FlexRay receive data channel B<br>GPIO   | P<br>A1<br>A2<br>A3<br>G | 0001<br>0010<br>0100<br>1000<br>0000 | 120 | I/O<br>O<br>I<br>I/O      | VDDEH4 /<br>Medium +<br>LVDS | — /<br>WKPCFG | —/<br>WKPCFG       | 53              | L3                 | J3  |
| ETPUA7<br>ETPUA19_O<br>DSPI_B_SOUT_LVDS-<br>ETPUA6_O<br>GPIO[121]  | eTPU A channel<br>eTPU A channel (output only)<br>LVDS negative DSPI data out<br>eTPU A channel (output only)<br>GPIO  | P<br>A1<br>A2<br>A3<br>G | 0001<br>0010<br>0100<br>1000<br>0000 | 121 | I/O<br>O<br>O<br>I/O      | VDDEH4 /<br>Slow +<br>LVDS   | — /<br>WKPCFG | — /<br>WKPCFG      | 52              | КЗ                 | K2  |
| ETPUA8<br>ETPUA20_O<br>DSPI_B_SOUT_LVDS+<br>GPIO[122]              | eTPU A channel<br>eTPU A channel (output only)<br>LVDS positive DSPI data out<br>GPIO                                  | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 122 | I/O<br>O<br>O<br>I/O      | VDDEH4 /<br>Slow +<br>LVDS   | — /<br>WKPCFG | — /<br>WKPCFG      | 51              | N1                 | K1  |
| ETPUA9<br>ETPUA21_O<br>RCH1_B<br>GPIO[123]                         | eTPU A channel<br>eTPU A channel (output only)<br>Reaction channel 1B<br>GPIO                                          | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 123 | I/O<br>O<br>O<br>I/O      | VDDEH4 /<br>Slow             | — /<br>WKPCFG | — /<br>WKPCFG      | 50              | M2                 | J4  |
| ETPUA10<br>ETPUA22_O<br>RCH1_C<br>GPIO[124]                        | eTPU A channel<br>eTPU A channel (output only)<br>Reaction channel 1C<br>GPIO                                          | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 124 | I/O<br>O<br>O<br>I/O      | VDDEH1 /<br>Slow             | — /<br>WKPCFG | — /<br>WKPCFG      | 49              | M1                 | H3  |
| ETPUA11<br>ETPUA23_O<br>RCH4_B<br>GPIO[125]                        | eTPU A channel<br>eTPU A channel (output only)<br>Reaction channel 4B<br>GPIO                                          | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 125 | I/O<br>O<br>O<br>I/O      | VDDEH1 /<br>Slow             | — /<br>WKPCFG | — /<br>WKPCFG      | 48              | L2                 | J2  |

Pinout and signal description

SPC564A70B4, SPC564A70L7

| 5 |  |
|---|--|
|   |  |

| (4)                                                         |                                                                                                                | (2)                      | PCR<br>PA                            | PCR | I/O                  | Voltago <sup>(6)</sup> /                            | Sta           | tus <sup>(8)</sup> | Package pin No. |                    |     |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------|-----|----------------------|-----------------------------------------------------|---------------|--------------------|-----------------|--------------------|-----|
| Name <sup>(1)</sup>                                         | Function <sup>(2)</sup>                                                                                        | P / A / G <sup>(3)</sup> | field<br>(4)                         | (5) | type                 | Voltage <sup>(6)</sup> /<br>Pad type <sup>(7)</sup> | During reset  | After reset        | 176             | 208 <sup>(9)</sup> | 324 |
| ETPUA12<br>DSPI_B_PCS[1]<br>RCH4_C<br>GPI0[126]             | eTPU A channel<br>DSPI B peripheral chip select<br>Reaction channel 4C<br>GPIO                                 | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 126 | I/O<br>O<br>O<br>I/O | VDDEH1 /<br>Medium                                  | — /<br>WKPCFG | — /<br>WKPCFG      | 47              | L1                 | J1  |
| ETPUA13<br>DSPI_B_PCS[3]<br>GPIO[127]                       | eTPU A channel<br>DSPI B peripheral chip select<br>GPIO                                                        | P<br>A1<br>G             | 01<br>10<br>00                       | 127 | I/O<br>O<br>I/O      | VDDEH1 /<br>Medium                                  | — /<br>WKPCFG | — /<br>WKPCFG      | 46              | J4                 | G4  |
| ETPUA14<br>DSPI_B_PCS[4]<br>ETPUA9_O<br>RCH0_A<br>GPIO[128] | eTPU A channel<br>DSPI B peripheral chip select<br>eTPU A channel (output only)<br>Reaction channel 0A<br>GPIO | P<br>A1<br>A2<br>A3<br>G | 0001<br>0010<br>0100<br>1000<br>0000 | 128 | I/O<br>O<br>O<br>I/O | VDDEH1 /<br>Medium                                  | — /<br>WKPCFG | —/<br>WKPCFG       | 42              | J3                 | G3  |
| ETPUA15<br>DSPI_B_PCS[5]<br>RCH1_A<br>GPIO[129]             | eTPU A channel<br>DSPI B peripheral chip select<br>Reaction channel 1A<br>GPIO                                 | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 129 | I/O<br>O<br>O<br>I/O | VDDEH1 /<br>Medium                                  | — /<br>WKPCFG | — /<br>WKPCFG      | 40              | K2                 | H2  |
| ETPUA16<br>DSPI_D_PCS[1]<br>RCH2_A<br>GPIO[130]             | eTPU A channel<br>DSPI D peripheral chip select<br>Reaction channel 2A<br>GPIO                                 | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 130 | I/O<br>O<br>O<br>I/O | VDDEH1 /<br>Slow                                    | — /<br>WKPCFG | — /<br>WKPCFG      | 39              | K1                 | H1  |
| ETPUA17<br>DSPI_D_PCS[2]<br>RCH3_A<br>GPIO[131]             | eTPU A channel<br>DSPI D peripheral chip select<br>Reaction channel 3A<br>GPIO                                 | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 131 | I/O<br>O<br>O<br>I/O | VDDEH1 /<br>Slow                                    | — /<br>WKPCFG | — /<br>WKPCFG      | 38              | НЗ                 | F3  |
| ETPUA18<br>DSPI_D_PCS[3]<br>RCH4_A<br>GPIO[132]             | eTPU A channel<br>DSPI D peripheral chip select<br>Reaction channel 4A<br>GPIO                                 | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 132 | I/O<br>O<br>O<br>I/O | VDDEH1 /<br>Slow                                    | — /<br>WKPCFG | — /<br>WKPCFG      | 37              | H4                 | F4  |
| ETPUA19<br>DSPI_D_PCS[4]<br>RCH5_A<br>GPIO[133]             | eTPU A channel<br>DSPI D peripheral chip select<br>Reaction channel 5A<br>GPIO                                 | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 133 | I/O<br>O<br>O<br>I/O | VDDEH1 /<br>Slow                                    | — /<br>WKPCFG | — /<br>WKPCFG      | 36              | J2                 | G2  |

Doc ID 18078 Rev 4

55/133

Pinout and signal description

|                                                                     | (0)                                                                                                                   |                          | PCR<br>PA                            | PCR | 1/0                       | Voltage <sup>(6)</sup> /     | Sta           | tus <sup>(8)</sup> | Pa  | ackage pin N       | lo. |
|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------|-----|---------------------------|------------------------------|---------------|--------------------|-----|--------------------|-----|
| Name <sup>(1)</sup>                                                 | Function <sup>(2)</sup>                                                                                               | P / A / G <sup>(3)</sup> | field<br>(4)                         | (5) | type                      | Pad type <sup>(7)</sup>      | During reset  | After reset        | 176 | 208 <sup>(9)</sup> | 324 |
| ETPUA20<br>IRQ[8]<br>RCH0_B<br>FR_A_TX<br>GPIO[134]                 | eTPU A channel<br>External interrupt request<br>Reaction channel 0B<br>FlexRay transmit data channel A<br>GPIO        | P<br>A1<br>A2<br>A3<br>G | 0001<br>0010<br>0100<br>1000<br>0000 | 134 | I/O<br>I<br>O<br>I/O      | VDDEH1 /<br>Slow             | — /<br>WKPCFG | — /<br>WKPCFG      | 35  | J1                 | G1  |
| ETPUA21<br>IRQ[9]<br>RCH0_C<br>FR_A_RX<br>GPIO[135]                 | eTPU A channel<br>External interrupt request<br>Reaction channel 0C<br>FlexRay receive channel A<br>GPIO              | P<br>A1<br>A2<br>A3<br>G | 0001<br>0010<br>0100<br>1000<br>0000 | 135 | I/O<br>I<br>O<br>I<br>I/O | VDDEH1 /<br>Slow             | — /<br>WKPCFG | — /<br>WKPCFG      | 34  | G4                 | E4  |
| ETPUA22<br>IRQ[10]<br>ETPUA17_O<br>GPIO[136]                        | eTPU A channel<br>External interrupt request<br>eTPU A channel (output only)<br>GPIO                                  | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 136 | I/O<br>I<br>O<br>I/O      | VDDEH1 /<br>Slow             | — /<br>WKPCFG | — /<br>WKPCFG      | 32  | H2                 | F2  |
| ETPUA23<br>IRQ[11]<br>ETPUA21_O<br>FR_A_TX_EN<br>GPIO[137]          | eTPU A channel<br>External interrupt request<br>eTPU A channel (output only)<br>FlexRay ch. A transmit enable<br>GPIO | P<br>A1<br>A2<br>A3<br>G | 0001<br>0010<br>0100<br>1000<br>0000 | 137 | I/O<br>I<br>O<br>I/O      | VDDEH1 /<br>Slow             | — /<br>WKPCFG | — /<br>WKPCFG      | 30  | H1                 | F1  |
| ETPUA24<br>IRQ[12]<br>DSPI_C_SCK_LVDS-<br>GPIO[138]                 | eTPU A channel<br>External interrupt request<br>LVDS negative DSPI clock<br>GPIO                                      | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 138 | I/O<br>I<br>O<br>I/O      | VDDEH1 /<br>Slow +<br>LVDS   | — /<br>WKPCFG | — /<br>WKPCFG      | 28  | G1                 | E1  |
| ETPUA25<br>IRQ[13]<br>DSPI_C_SCK_LVDS+<br>GPIO[139]                 | eTPU A channel<br>External interrupt request<br>LVDS positive DSPI clock<br>GPIO                                      | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 139 | I/O<br>I<br>O<br>I/O      | VDDEH1 /<br>Medium +<br>LVDS | — /<br>WKPCFG | — /<br>WKPCFG      | 27  | G3                 | E3  |
| ETPUA26<br>IRQ[14]<br>DSPI_C_SOUT_LVDS-<br>GPIO[140]                | eTPU A channel<br>External interrupt request<br>LVDS negative DSPI data out<br>GPIO                                   | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000             | 140 | I/O<br>I<br>O<br>I/O      | VDDEH1 /<br>Slow +<br>LVDS   | — /<br>WKPCFG | — /<br>WKPCFG      | 26  | F3                 | D3  |
| ETPUA27<br>IRQ[15]<br>DSPI_C_SOUT_LVDS+<br>DSPI_B_SOUT<br>GPIO[141] | eTPU A channel<br>External interrupt request<br>LVDS positive DSPI data out<br>DSPI B data output<br>GPIO             | P<br>A1<br>A2<br>A3<br>G | 0001<br>0010<br>0100<br>1000<br>0000 | 141 | I/O<br>I<br>O<br>I/O      | VDDEH1 /<br>Slow +<br>LVDS   | — /<br>WKPCFG | — /<br>WKPCFG      | 25  | G2                 | E2  |

56/133

Doc ID 18078 Rev 4

5

SPC564A70B4, SPC564A70L7

|                                                    |                                                                                         |                          | PCR<br>PA                | PCR | I/O                  | Voltago <sup>(6)</sup> /                            | Sta           | tus <sup>(8)</sup> | Pa  | ackage pin N       | <b>١</b> ٥. |
|----------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------|--------------------------|-----|----------------------|-----------------------------------------------------|---------------|--------------------|-----|--------------------|-------------|
| Name <sup>(1)</sup>                                | Function <sup>(2)</sup>                                                                 | P / A / G <sup>(3)</sup> | field<br>(4)             | (5) | type                 | Voltage <sup>(6)</sup> /<br>Pad type <sup>(7)</sup> | During reset  | After reset        | 176 | 208 <sup>(9)</sup> | 324         |
| ETPUA28<br>DSPI_C_PCS[1]<br>RCH5_B<br>GPIO[142]    | eTPU A channel<br>DSPI C peripheral chip select<br>Reaction channel 5B<br>GPIO          | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 142 | I/O<br>O<br>O<br>I/O | VDDEH1 /<br>Medium                                  | — /<br>WKPCFG | — /<br>WKPCFG      | 24  | F1                 | D1          |
| ETPUA29<br>DSPI_C_PCS[2]<br>RCH5_C<br>GPIO[143]    | eTPU A channel<br>DSPI C peripheral chip select<br>Reaction channel 5C<br>GPIO          | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 143 | I/O<br>O<br>O<br>I/O | VDDEH1 /<br>Medium                                  | — /<br>WKPCFG | —/<br>WKPCFG       | 23  | F2                 | D2          |
| ETPUA30<br>DSPI_C_PCS[3]<br>ETPUA11_O<br>GPIO[144] | eTPU A channel<br>DSPI C peripheral chip select<br>eTPU A channel (output only)<br>GPIO | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 144 | I/O<br>O<br>O<br>I/O | VDDEH1 /<br>Medium                                  | — /<br>WKPCFG | — /<br>WKPCFG      | 22  | E1                 | C1          |
| ETPUA31<br>DSPI_C_PCS[4]<br>ETPUA13_O<br>GPIO[145] | eTPU A channel<br>DSPI C peripheral chip select<br>eTPU A channel (output only)<br>GPIO | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 145 | I/O<br>O<br>O<br>I/O | VDDEH1 /<br>Medium                                  | — /<br>WKPCFG | — /<br>WKPCFG      | 21  | E2                 | C2          |
|                                                    |                                                                                         |                          |                          |     | eMIOS                |                                                     |               |                    |     |                    |             |
| EMIOS0<br>ETPUA0_O<br>ETPUA25_O<br>GPIO[179]       | eMIOS channel<br>eTPU A channel (output only)<br>eTPU A channel (output only)<br>GPIO   | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 179 | I/O<br>O<br>O<br>I/O | VDDEH4 /<br>Slow                                    | — / Up        | — / Up             | 63  | T4                 | AB10        |
| EMIOS1<br>ETPUA1_O<br>GPIO[180]                    | eMIOS channel<br>eTPU A channel (output only)<br>GPIO                                   | P<br>A1<br>G             | 01<br>10<br>00           | 180 | I/O<br>O<br>I/O      | VDDEH4 /<br>Slow                                    | — / Up        | — / Up             | 64  | Т5                 | AB11        |
| EMIOS2<br>ETPUA2_O<br>RCH2_B<br>GPIO[181]          | eMIOS channel<br>eTPU A channel (output only)<br>Reaction channel 2B<br>GPIO            | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 181 | I/O<br>O<br>O<br>I/O | VDDEH4 /<br>Slow                                    | — / Up        | — / Up             | 65  | N7                 | W12         |
| EMIOS3<br>ETPUA3_O<br>GPIO[182]                    | eMIOS channel<br>eTPU A channel (output only)<br>GPIO                                   | P<br>A1<br>G             | 01<br>10<br>00           | 182 | I/O<br>O<br>I/O      | VDDEH4 /<br>Slow                                    | — /<br>WKPCFG | — /<br>WKPCFG      | 66  | R6                 | AA11        |
| EMIOS4<br>ETPUA4_O<br>RCH2_C<br>GPIO[183]          | eMIOS channel<br>eTPU A channel (output only)<br>Reaction channel 2C<br>GPIO            | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 183 | I/O<br>O<br>O<br>I/O | VDDEH4 /<br>Slow                                    | — /<br>WKPCFG | — /<br>WKPCFG      | 67  | R5                 | AB12        |

SPC564A70B4, SPC564A70L7

Pinout and signal description

57/133

| (4)                                         | (1)                                                                      |                          | PCR<br>PA                | PCR | 1/0                  | Voltage <sup>(6)</sup> / | Sta           | tus <sup>(8)</sup> |
|---------------------------------------------|--------------------------------------------------------------------------|--------------------------|--------------------------|-----|----------------------|--------------------------|---------------|--------------------|
| Name <sup>(1)</sup>                         | Function <sup>(2)</sup>                                                  | P / A / G <sup>(3)</sup> | field<br>(4)             | (5) | type                 | Pad type <sup>(7)</sup>  | During reset  | Af                 |
| EMIOS5<br>ETPUA5_O<br>GPIO[184]             | eMIOS channel<br>eTPU A channel (output only)<br>GPIO                    | P<br>A1<br>G             | 01<br>10<br>00           | 184 | I/O<br>O<br>I/O      | VDDEH4 /<br>Slow         | — /<br>WKPCFG | w                  |
| EMIOS6<br>ETPUA6_O<br>GPIO[185]             | eMIOS channel<br>eTPU A channel (output only)<br>GPIO                    | P<br>A1<br>G             | 01<br>10<br>00           | 185 | I/O<br>O<br>I/O      | VDDEH4 /<br>Slow         | — / Down      | _                  |
| EMIOS7<br>ETPUA7_O<br>GPIO[186]             | eMIOS channel<br>eTPU A channel (output only)<br>GPIO                    | P<br>A1<br>G             | 01<br>10<br>00           | 186 | I/O<br>O<br>I/O      | VDDEH4 /<br>Slow         | — / Down      | _                  |
| EMIOS8<br>ETPUA8_O<br>SCI_B_TX<br>GPIO[187] | eMIOS channel<br>eTPU A channel (output only)<br>eSCI B transmit<br>GPIO | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 187 | I/O<br>O<br>O<br>I/O | VDDEH4 /<br>Slow         | — / Up        |                    |
| EMIOSO                                      | eMIOS channel                                                            | P                        | 001                      |     | 1/0                  |                          |               |                    |

#### SPC564A70 signal properties (continued) Table 4.

| Doc   |
|-------|
| ₽     |
| 18078 |
| Rev / |
| +-    |

5

| (4)                                              | (0)                                                                           | (0)                      | PA                       | PCR | I/O                  | Voltage <sup>(6)</sup> / |               |               |     |                    |      |
|--------------------------------------------------|-------------------------------------------------------------------------------|--------------------------|--------------------------|-----|----------------------|--------------------------|---------------|---------------|-----|--------------------|------|
| Name <sup>(1)</sup>                              | Function <sup>(2)</sup>                                                       | P / A / G <sup>(3)</sup> | field<br>(4)             | (5) | type                 | Pad type <sup>(7)</sup>  | During reset  | After reset   | 176 | 208 <sup>(9)</sup> | 324  |
| EMIOS5<br>ETPUA5_O<br>GPIO[184]                  | eMIOS channel<br>eTPU A channel (output only)<br>GPIO                         | P<br>A1<br>G             | 01<br>10<br>00           | 184 | I/O<br>O<br>I/O      | VDDEH4 /<br>Slow         | — /<br>WKPCFG | — /<br>WKPCFG | _   | _                  | AA12 |
| EMIOS6<br>ETPUA6_O<br>GPIO[185]                  | eMIOS channel<br>eTPU A channel (output only)<br>GPIO                         | P<br>A1<br>G             | 01<br>10<br>00           | 185 | I/O<br>O<br>I/O      | VDDEH4 /<br>Slow         | — / Down      | — / Down      | 68  | P7                 | Y12  |
| EMIOS7<br>ETPUA7_O<br>GPIO[186]                  | eMIOS channel<br>eTPU A channel (output only)<br>GPIO                         | P<br>A1<br>G             | 01<br>10<br>00           | 186 | I/O<br>O<br>I/O      | VDDEH4 /<br>Slow         | — / Down      | — / Down      | 69  | _                  | AB13 |
| EMIOS8<br>ETPUA8_O<br>SCI_B_TX<br>GPIO[187]      | eMIOS channel<br>eTPU A channel (output only)<br>eSCI B transmit<br>GPIO      | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 187 | I/O<br>O<br>O<br>I/O | VDDEH4 /<br>Slow         | — / Up        | — / Up        | 70  | P8                 | W13  |
| EMIOS9<br>ETPUA9_O<br>SCI_B_RX<br>GPIO[188]      | eMIOS channel<br>eTPU A channel (output only)<br>eSCI B receive<br>GPIO       | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 188 | I/O<br>O<br>I<br>I/O | VDDEH4 /<br>Slow         | — / Up        | — / Up        | 71  | R7                 | AA13 |
| EMIOS10<br>DSPI_D_PCS[3]<br>RCH3_B<br>GPIO[189]  | eMIOS channel<br>DSPI D peripheral chip select<br>Reaction channel 3B<br>GPIO | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 189 | I/O<br>O<br>O<br>I/O | VDDEH4 /<br>Medium       | — /<br>WKPCFG | — /<br>WKPCFG | 73  | N8                 | Y13  |
| EMIOS11<br>DSPI_D_PCS[4]<br>RCH3_C<br>GPIO[190]  | eMIOS channel<br>DSPI D peripheral chip select<br>Reaction channel 3C<br>GPIO | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 190 | I/O<br>O<br>O<br>I/O | VDDEH4 /<br>Medium       | — /<br>WKPCFG | — /<br>WKPCFG | 75  | R8                 | AB14 |
| EMIOS12<br>DSPI_C_SOUT<br>ETPUA27_O<br>GPIO[191] | eMIOS channel<br>DSPI C data output<br>eTPU A channel (output only)<br>GPIO   | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 191 | I/O<br>O<br>O<br>I/O | VDDEH4 /<br>Medium       | —/<br>WKPCFG  | — /<br>WKPCFG | 76  | N10                | W15  |
| EMIOS13<br>DSPI_D_SOUT<br>GPIO[192]              | eMIOS channel<br>DSPI D data output<br>GPIO                                   | P<br>A1<br>G             | 01<br>10<br>00           | 192 | I/O<br>O<br>I/O      | VDDEH4 /<br>Medium       | — /<br>WKPCFG | — /<br>WKPCFG | 77  | Т8                 | AA14 |

Pinout and signal description

Package pin No.

SPC564A70B4, SPC564A70L7

58/133

| $\leq$ |  |
|--------|--|
|        |  |
|        |  |

| (4)                                         |                                                                                     |                          | PCR<br>PA                | PCR   | I/O                  | Voltage <sup>(6)</sup> / | Sta           | tus <sup>(8)</sup> | Package pin No. |                    |      |
|---------------------------------------------|-------------------------------------------------------------------------------------|--------------------------|--------------------------|-------|----------------------|--------------------------|---------------|--------------------|-----------------|--------------------|------|
| Name <sup>(1)</sup>                         | Function <sup>(2)</sup>                                                             | P / A / G <sup>(3)</sup> | field<br>(4)             | (5)   | type                 | Pad type <sup>(7)</sup>  | During reset  | After reset        | 176             | 208 <sup>(9)</sup> | 324  |
| EMIOS14<br>IRQ[0]<br>ETPUA29_O<br>GPIO[193] | eMIOS channel<br>External interrupt request<br>eTPU A channel (output only)<br>GPIO | P<br>A1<br>A2<br>G       | 001<br>010<br>100<br>000 | 193   | I/O<br>I<br>O<br>I/O | VDDEH4 /<br>Slow         | — / Down      | — / Down           | 78              | R9                 | AB15 |
| EMIOS15<br>IRQ[1]<br>GPIO[194]              | eMIOS channel<br>External interrupt request<br>GPIO                                 | P<br>A1<br>G             | 01<br>10<br>00           | 194   | I/O<br>I<br>I/O      | VDDEH4 /<br>Slow         | — / Down      | — / Down           | 79              | Т9                 | Y14  |
| EMIOS16<br>GPIO[195]                        | eMIOS channel<br>GPIO                                                               | P<br>G                   | 01<br>00                 | 195   | I/O<br>I/O           | VDDEH4 /<br>Slow         | — / Up        | — / Up             | _               | _                  | AA15 |
| EMIOS17<br>GPIO[196]                        | eMIOS channel<br>GPIO                                                               | P<br>G                   | 01<br>00                 | 196   | I/O<br>I/O           | VDDEH4 /<br>Slow         | — / Up        | — / Up             | _               | _                  | Y15  |
| EMIOS18<br>GPIO[197]                        | eMIOS channel<br>GPIO                                                               | P<br>G                   | 01<br>00                 | 197   | I/O<br>I/O           | VDDEH4 /<br>Slow         | — / Up        | — / Up             | _               | _                  | AB16 |
| EMIOS19<br>GPIO[198]                        | eMIOS channel<br>GPIO                                                               | P<br>G                   | 01<br>00                 | 198   | I/O<br>I/O           | VDDEH4 /<br>Slow         | — /<br>WKPCFG | — /<br>WKPCFG      | _               | _                  | AA16 |
| EMIOS20<br>GPIO[199]                        | eMIOS channel<br>GPIO                                                               | P<br>G                   | 01<br>00                 | 199   | I/O<br>I/O           | VDDEH4 /<br>Slow         | — /<br>WKPCFG | — /<br>WKPCFG      | _               | -                  | AB17 |
| EMIOS21<br>GPIO[200]                        | eMIOS channel<br>GPIO                                                               | P<br>G                   | 01<br>00                 | 200   | I/O<br>I/O           | VDDEH4 /<br>Slow         | — /<br>WKPCFG | — /<br>WKPCFG      | _               | _                  | W16  |
| EMIOS22<br>GPIO[201]                        | eMIOS channel<br>GPIO                                                               | P<br>G                   | 01<br>00                 | 201   | I/O<br>I/O           | VDDEH4 /<br>Slow         | — / Down      | — / Down           | _               | _                  | Y16  |
| EMIOS23<br>GPIO[202]                        | eMIOS channel<br>GPIO                                                               | P<br>G                   | 01<br>00                 | 202   | I/O<br>I/O           | VDDEH4 /<br>Slow         | — / Down      | — / Down           | 80              | R11                | AA17 |
| EMIOS14 <sup>(16)</sup><br>GPIO[203]        | eMIOS channel<br>GPIO                                                               | P<br>G                   | 01<br>00                 | 203   | 0<br>I/O             | VDDEH7 /<br>Slow         | — / Down      | — / Down           | _               | _                  | H20  |
| EMIOS15 <sup>(16)</sup><br>GPIO[204]        | eMIOS channel<br>GPIO                                                               | P<br>G                   | 01<br>00                 | 204   | 0<br>I/O             | VDDEH7 /<br>Slow         | — / Down      | — / Down           | _               | _                  | H21  |
|                                             |                                                                                     |                          |                          | Clock | Synthesi             | zer                      |               |                    |                 | •                  |      |
| XTAL                                        | Crystal oscillator output                                                           | Р                        | 01                       | _     | 0                    | VDDEH6 /<br>Analog       | —             | _                  | 93              | P16                | V22  |
| EXTAL                                       | Crystal oscillator input                                                            | Р                        | 01                       | _     | I                    | VDDEH6 /<br>Analog       | _             | _                  | 92              | N16                | U22  |

SPC564A70B4, SPC564A70L7

Pinout and signal description

59/133

| (4)                     | Function <sup>(2)</sup>                              | P / A / G <sup>(3)</sup> | PCR<br>PA<br>field<br>(4) | PCR  | I/O<br>type | Voltage <sup>(6)</sup> /<br>Pad type <sup>(7)</sup> | Status <sup>(8)</sup> |                         | Package pin No.                         |                                                                   |                                                                          |
|-------------------------|------------------------------------------------------|--------------------------|---------------------------|------|-------------|-----------------------------------------------------|-----------------------|-------------------------|-----------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------|
| Name <sup>(1)</sup>     |                                                      |                          |                           | (5)  |             |                                                     | During reset          | After reset             | 176                                     | 208 <sup>(9)</sup>                                                | 324                                                                      |
| CLKOUT                  | System clock output                                  | Р                        | 01                        | 229  | 0           | VDDE12 /<br>Fast                                    | —                     | CLKOUT                  | _                                       | _                                                                 | AA20                                                                     |
| ENGCLK                  | Engineering clock output                             | Р                        | 01                        | 214  | 0           | VDDE12 /<br>Fast                                    | —                     | ENGCLK                  | _                                       | T14                                                               | AB2 <sup>2</sup>                                                         |
|                         |                                                      |                          |                           | Powe | er / Grou   | nd                                                  |                       |                         |                                         |                                                                   |                                                                          |
| VDDREG                  | Voltage regulator supply                             | _                        |                           | _    | Ι           | 5 V                                                 | 1/—                   | VDDREG                  | 10                                      | K16                                                               | M22                                                                      |
| VRCCTL                  | Voltage regulator control output                     | —                        |                           | —    | 0           | _                                                   | 0/—                   | VRCCTL                  | 11                                      | N14                                                               | V20                                                                      |
|                         | Internal regulator output                            | —                        |                           | —    | 0           | 3.3 V                                               |                       |                         |                                         | A15,                                                              | A21,                                                                     |
| VRC33 <sup>(18)</sup>   | Input for external 3.3 V supply                      | _                        |                           | _    | I           | 3.3 V                                               | I/O / —               | VRC33                   | 13                                      | D1, N6,<br>N12                                                    | B1,<br>P4, W<br>Y22                                                      |
| VDDA                    | eQADC high reference voltage                         | _                        |                           | —    | I           | 5 V                                                 | 1/—                   | VDDA                    | 6                                       | A4, B11                                                           | A6, C                                                                    |
| VSSA                    | eQADC ground/low reference voltage                   | _                        |                           | _    | I           | _                                                   | I/—                   | VSSA                    | 7                                       | A5, A11                                                           | A7, A <sup>2</sup><br>B15                                                |
| VDDPLL                  | FMPLL supply voltage                                 | —                        |                           | _    | I           | 1.2 V                                               | 1/—                   | VDDPLL                  | 91                                      | R16                                                               | W22                                                                      |
| VSTBY                   | Power supply for standby RAM                         | —                        |                           | -    | Ι           | 0.9 V – 6 V                                         | I/—                   | VSTBY                   | 12                                      | C1                                                                | A3                                                                       |
| VDD                     | Core supply for input or decoupling                  | _                        |                           |      | Ι           | 1.2 V                                               | 1/—                   | VDD                     | 33, 45,<br>62, 103,<br>132, 149,<br>176 | B1, B16,<br>C2, D3,<br>E4, N5,<br>P4, P13,<br>R3, R14,<br>T2, T15 | A2, A2<br>B3, C4<br>C22, D<br>V19, W<br>W20, Y<br>Y21, A<br>AA22,<br>AB2 |
| VDDE12                  | External supply input for calibration bus interfaces | —                        |                           | _    | I           | 3.0 V – 3.6 V                                       | I / —                 | VDDE12                  | _                                       | _                                                                 | -                                                                        |
| VDDE5                   | External supply input for ENGCLK and CLKOUT          | _                        |                           | _    | I           | 3.0 V – 3.6 V                                       | 1/—                   | VDDE5                   | _                                       | T13                                                               | W17,<br>Y18,<br>AA19,<br>AB20                                            |
| VDDE-EH                 | External supply for EBI interfaces                   | —                        |                           | _    | I           | 3.0 V – 5.0 V                                       | 1/—                   | VDDE-EH                 | _                                       | —                                                                 | R3, V                                                                    |
| VDDEH1A <sup>(19)</sup> | I/O supply input                                     | —                        |                           | _    | Ι           | 3.3 V – 5.0 V                                       | 1/—                   | VDDEH1A <sup>(19)</sup> | 31                                      | —                                                                 | - 1                                                                      |
| VDDEH1B <sup>(19)</sup> | I/O supply input                                     | _                        |                           | _    | I           | 3.3 V – 5.0 V                                       | 1/—                   | VDDEH1B <sup>(19)</sup> | 41                                      | _                                                                 | _                                                                        |

60/133

Doc ID 18078 Rev 4

S

-

Pinout and signal description

SPC564A70B4, SPC564A70L7

| Name <sup>(1)</sup>      | Function <sup>(2)</sup> | P / A / G <sup>(3)</sup> | PCR<br>PA<br>field<br>(4) | PCR | I/O  | Voltage <sup>(6)</sup> /<br>Pad type <sup>(7)</sup> | Sta          | Status <sup>(8)</sup>    |                                                                           | ackage pin                                                                                                                                                                                   | No.                                                                                                                                                                                                                                                                                                              |
|--------------------------|-------------------------|--------------------------|---------------------------|-----|------|-----------------------------------------------------|--------------|--------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                          |                         |                          |                           | (5) | type |                                                     | During reset | After reset              | 176                                                                       | 208 <sup>(9)</sup>                                                                                                                                                                           | 324                                                                                                                                                                                                                                                                                                              |
| VDDEH1AB <sup>(19)</sup> | I/O supply input        | —                        |                           | —   | I    | 3.3 V – 5.0 V                                       | I/—          | VDDEH1AB <sup>(19)</sup> | —                                                                         | K4                                                                                                                                                                                           | H4                                                                                                                                                                                                                                                                                                               |
| VDDEH4 <sup>(20)</sup>   | I/O supply input        | _                        |                           |     | I    | 3.3 V – 5.0 V                                       | 1/—          | VDDEH4 <sup>(20)</sup>   | _                                                                         | _                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                |
| /DDEH4A <sup>(20)</sup>  | I/O supply input        | _                        |                           |     | I    | 3.3 V – 5.0 V                                       | 1/—          | VDDEH4A <sup>(20)</sup>  | 55                                                                        | _                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                |
| /DDEH4B <sup>(20)</sup>  | I/O supply input        | _                        |                           |     | I    | 3.3 V – 5.0 V                                       | 1/—          | VDDEH4B <sup>(20)</sup>  | 74                                                                        | _                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                |
| /DDEH4AB <sup>(20)</sup> | I/O supply input        | _                        |                           |     | I    | 3.3 V – 5.0 V                                       | 1/—          | VDDEH4AB <sup>(20)</sup> | _                                                                         | N9                                                                                                                                                                                           | W14                                                                                                                                                                                                                                                                                                              |
| /DDEH6 <sup>(21)</sup>   | I/O supply input        | _                        |                           | _   | I    | 3.3 V – 5.0 V                                       | 1/—          | VDDEH6 <sup>(21)</sup>   | —                                                                         | _                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                |
| /DDEH6A <sup>(21)</sup>  | I/O supply input        | _                        |                           | _   | I    | 3.3 V – 5.0 V                                       | 1/—          | VDDEH6A <sup>(21)</sup>  | 95                                                                        | _                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                |
| VDDEH6B <sup>(21)</sup>  | I/O supply input        | _                        |                           | —   | I    | 3.3 V – 5.0 V                                       | 1/—          | VDDEH6B <sup>(21)</sup>  | 110                                                                       | _                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                |
| /DDEH6AB <sup>(21)</sup> | I/O supply input        | _                        |                           | —   | I    | 3.3 V – 5.0 V                                       | 1/—          | VDDEH6AB <sup>(21)</sup> | _                                                                         | F13                                                                                                                                                                                          | H19, U1                                                                                                                                                                                                                                                                                                          |
| VDDEH7 <sup>(22)</sup>   | I/O supply input        | —                        |                           | —   | I    | 3.3 V – 5.0 V                                       | 1/—          | VDDEH7                   | _                                                                         | D12                                                                                                                                                                                          | D15                                                                                                                                                                                                                                                                                                              |
| /DDEH7A <sup>(22)</sup>  | I/O supply input        | —                        |                           | —   | I    | 3.3 V – 5.0 V                                       | 1/—          | VDDEH7A                  | 125                                                                       | _                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                |
| /DDEH7B <sup>(22)</sup>  | I/O supply input        | —                        |                           | _   | I    | 3.3 V – 5.0 V                                       | 1/—          | VDDEH7B                  | 138                                                                       | —                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                |
| /SS                      | Ground                  |                          |                           |     | I    |                                                     | 1/—          | VSS                      | 15, 29,<br>43, 57,<br>72, 90,<br>94, 96,<br>108, 115,<br>127, 133,<br>140 | A1, A16,<br>B2, B15,<br>C3, C14,<br>D4, D13,<br>G7, G8,<br>G9, G10,<br>H7, H8,<br>H9, H10,<br>J7, J8, J9,<br>J10, K7,<br>K8, K9,<br>K10, M16,<br>N4, N13,<br>P3, P14,<br>R2, R15,<br>T1, T16 | A1, A22,<br>B2, B21,<br>C3, C20<br>D4, D19<br>J9, J10,<br>J11, J12<br>J13, K9,<br>K10, K11<br>K12, K13<br>K14, L9,<br>L10, L11<br>L12, L13<br>L14, M17<br>M13, M14, N9<br>N10, N11<br>N13, N11<br>P9, P10,<br>P12, P12<br>P14, P12<br>P14, P12<br>P14, P12<br>P14, P12<br>P14, P13<br>Y20, AA21,<br>AB1,<br>AB22 |

61/133

- 1. The suffix "\_O" identifies an output-only eTPU channel
- 2. For each pin in the table, each line in the Function column is a separate function of the pin. For all I/O pins the selection of primary pin function or GPIO is done in the SIU except where explicitly noted. See the Signal details table for a description of each signal.
- The P/A/G column indicates the position a signal occupies in the muxing order for a pin—Primary, Alternate 1, Alternate 2, Alternate 3, or GPIO. S
  setting the PA field value in the appropriate PCR register in the SIU module. The PA field values are as follows: P 0b0001, A1 0b0010, A2 0b0
  0b0000. Depending on the register, the PA field size can vary in length. For PA fields having fewer than four bits, remove the appropriate number
  these values.
- 4. The Pad Configuration Register (PCR) PA field is used by software to select pin function.
- Values in the PCR column refer to registers in the System Integration Unit (SIU). The actual register name is "SIU\_PCR" suffixed by the PCR num PCR[190] refers to the SIU register named SIU\_PCR190.
- The VDDE and VDDEH supply inputs are broken into segments. Each segment of slow I/O pins (VDDEH) may have a separate supply in the 3.3 10%/+5%). Each segment of fast I/O (VDDE) may have a separate supply in the 1.8 V to 3.3 V range (+/- 10%).
- 7. See Table 5 for details on pad types.
- 8. The Status During Reset pin is sampled after the internal POR is negated. Prior to exiting POR, the signal has a high impedance. Terminology is (weak pull up enabled), Down (weak pull down enabled), Low (output driven low), High (output driven high). A dash for the function in this column input and output buffer are turned off. The signal name to the left or right of the slash indicates the pin is enabled.
- 9. LBGA208 is available upon specific request. Please contact your ST sales office for details.
- 10. When used as ETRIG, this pin must be configured as an input. For GPIO it can be configured either as an input or output.
- 11. Maximum frequency is 50 kHz
- 12. PCR219 controls two different pins: MCKO and GPIO[219]. Please refer to Pad Configuration Register 219 section in SIU chapter of device refere
- 13. On LQFP176 and LBGA208 packages, this pin is tied low internally.
- 14. These pins are selected by asserting JCOMP and configuring the NPC. SIU values have no effect on the function of this pin once enabled.
- 15. The BAM uses this pin to select if auto baud rate is on or off.
- 16. Output only
- 17. This signal name is used to support legacy naming.
- 18. Do not use VRC33 to drive external circuits.
- VDDEH1A, VDDEH1B and VDDEH1AB are shorted together in all production packages. The separation of the signal names is present to support they should be considered as the same signal in this document.
- 20. VDDEH4, VDDEH4A, VDDEH4B and VDDEH4AB are shorted together in all production packages. The separation of the signal names is present to however they should be considered as the same signal in this document.
- 21. VDDEH6, VDDEH6A, VDDEH6B and VDDEH6AB are shorted together in all production packages. The separation of the signal names is present to however they should be considered as the same signal in this document.
- 22. VDDEH7, VDDEH7A and VDDE7B are shorted together in all production packages. The separation of the signal names is present to support legal should be considered as the same signal in this document.



| Pad Type                  | Name         | I/O Voltage Range                                                 |
|---------------------------|--------------|-------------------------------------------------------------------|
| Slow                      | pad_ssr_hv   | 3.0V - 5.5 V                                                      |
| Medium                    | pad_msr_hv   | 3.0 V - 5.5 V                                                     |
| Fast                      | pad_fc       | 3.0 V - 3.6 V                                                     |
| MultiV <sup>(1),(2)</sup> | pad_multv_hv | 3.0 V - 5.5 V (high swing mode)<br>3.0 V - 3.6 V (low swing mode) |
| Analog                    | pad_ae_hv    | 0.0 - 5.5 V                                                       |
| LVDS                      | pad_lo_lv    | -                                                                 |

Table 5. Pad types

1. Multivoltage pads are automatically configured in low swing mode when a JTAG or Nexus function is selected, otherwise they are high swing.

2. VDDEH7 supply cannot be below 4.5 V when in low-swing mode.

## 2.5 Signal details

#### Table 6.Signal details

| Signal                                 | Module or function                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKOUT                                 | Clock Generation                        | SPC564A70 clock output for the calibration bus interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ENGCLK                                 | Clock Generation                        | Clock for external ASIC devices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| EXTAL                                  | Clock Generation                        | Input pin for an external crystal oscillator or an external clock source based on the value driven on the PLLREF pin at reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PLLREF                                 | Clock Generation<br>Reset/Configuration | <ul> <li>PLLREF is used to select whether the oscillator operates in xtal mode or external reference mode from reset.</li> <li>PLLREF = 0 selects external reference mode. On the PBGA324 package, PLLREF is bonded to the ball used for PLLCFG[0] for compatibility with previous devices.</li> <li>For the 176-pin QFP and 208-ball BGA packages:</li> <li>0: External reference clock is selected</li> <li>1: XTAL oscillator mode is selected</li> <li>For the 324-ball BGA package:</li> <li>If RSTCFG is 0:</li> <li>0: External reference clock is selected</li> <li>1: XTAL oscillator mode is selected</li> <li>1: XTAL oscillator mode is selected</li> <li>1: XTAL oscillator mode is selected</li> </ul> |
| XTAL                                   | Clock Generation                        | Crystal oscillator input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DSPI_B_SCK_LVDS-<br>DSPI_B_SCK_LVDS+   | DSPI                                    | LVDS pair used for DSPI_B TSB mode transmission                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DSPI_B_SOUT_LVDS-<br>DSPI_B_SOUT_LVDS+ | DSPI                                    | LVDS pair used for DSPI_B TSB mode transmission                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| Signal                                                                   | Module or function | Description                                                                                                    |
|--------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------|
| DSPI_C_SCK_LVDS-<br>DSPI_C_SCK_LVDS+                                     | DSPI               | LVDS pair used for DSPI_C TSB mode transmission                                                                |
| DSPI_C_SOUT_LVDS-<br>DSPI_C_SOUT_LVDS+                                   | DSPI               | LVDS pair used for DSPI_C TSB mode transmission                                                                |
| DSPI_B_PCS[0]<br>DSPI_C_PCS[0]<br>DSPI_D_PCS[0]                          | DSPI_B – DSPI_D    | Peripheral chip select when device is in master mode—slave select when used in slave mode                      |
| DSPI_B_PCS[1:5]<br>DSPI_C_PCS[1:5]<br>DSPI_D_PCS[1:5]<br>DSPI_D_PCS[1:5] |                    | Peripheral chip select when device is in master mode—not used in slave mode                                    |
| DSPI_B_SCK<br>DSPI_C_SCK<br>DSPI_D_SCK                                   | DSPI_B – DSPI_D    | DSPI clock—output when device is in master mode; input when in slave mode                                      |
| DSPI_B_SIN<br>DSPI_C_SIN<br>DSPI_D_SIN                                   | DSPI_B – DSPI_D    | DSPI data in                                                                                                   |
| DSPI_B_SOUT<br>DSPI_C_SOUT<br>DSPI_D_SOUT                                | DSPI_B – DSPI_D    | DSPI data out                                                                                                  |
| eMIOS[0:23]                                                              | eMIOS              | eMIOS I/O channels                                                                                             |
| AN[0:39]                                                                 | eQADC              | Single-ended analog inputs for analog-to-digital converter                                                     |
| AN[0:7]/DAN+                                                             | eQADC              | Differential analog input pair for analog-to-digital converter with pull-up/pull-down functionality            |
| AN[0:7]/DAN-                                                             | eQADC              | Differential analog input pair for analog-to-digital converter with pull-up/pull-down functionality            |
| FCK                                                                      | eQADC              | eQADC free running clock for eQADC SSI                                                                         |
| MA[0:2]                                                                  | eQADC              | These three control bits are output to enable the selection for an external Analog Mux for expansion channels. |
| REFBYPC                                                                  | eQADC              | Bypass capacitor input                                                                                         |
| SDI                                                                      | eQADC              | Serial data in                                                                                                 |
| SDO                                                                      | eQADC              | Serial data out                                                                                                |
| SDS                                                                      | eQADC              | Serial data select                                                                                             |
| VRH                                                                      | eQADC              | Voltage reference high input                                                                                   |
| VRL                                                                      | eQADC              | Voltage reference low input                                                                                    |
| SCI_A_RX<br>SCI_B_RX<br>SCI_C_RX                                         | eSCI_A – eSCI_C    | eSCI receive                                                                                                   |
| SCI_A_TX<br>SCI_B_TX<br>SCI_C_TX                                         | eSCI_A – eSCI_C    | eSCI transmit                                                                                                  |

### Table 6. Signal details (continued)



| Signal                                                            | Module or function | Description                                                                                                                                                                                                                                              |  |  |
|-------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ETPU_A[0:31]                                                      | eTPU               | eTPU I/O channel                                                                                                                                                                                                                                         |  |  |
| RCH0_[A:C]RCH1_[A:C]RCH2_[A:C]eTPU2RCH3_[A:C]RCH4_[A:C]RCH5_[A:C] |                    | eTPU2 reaction channels. Used to control external actuators,<br>e.g., solenoid control for direct injection systems and valve<br>control in automatic transmissions                                                                                      |  |  |
| TCRCLKA                                                           | eTPU2              | Input clock for TCR time base                                                                                                                                                                                                                            |  |  |
| CAN_A_TX<br>CAN_B_TX<br>CAN_C_TX<br>FlexCAN_A –<br>FlexCAN_C      |                    | FlexCAN transmit                                                                                                                                                                                                                                         |  |  |
| CAN_A_RX<br>CAN_B_RX<br>CAN_C_RX<br>FlexCAN_A –<br>FlexCAN_C      |                    | FlexCAN receive                                                                                                                                                                                                                                          |  |  |
| FR_A_RX<br>FR_B_RX                                                | FlexRay            | FlexRay receive (Channels A, B)                                                                                                                                                                                                                          |  |  |
| FR_A_TX_EN<br>FR_B_TX_EN                                          | FlexRay            | FlexRay transmit enable (Channels A, B)                                                                                                                                                                                                                  |  |  |
| FR_A_TX<br>FR_B_TX                                                | FlexRay            | FlexRay transmit (Channels A, B)                                                                                                                                                                                                                         |  |  |
| JCOMP                                                             | JTAG               | Enables the JTAG TAP controller                                                                                                                                                                                                                          |  |  |
| тск                                                               | JTAG               | Clock input for the on-chip test logic                                                                                                                                                                                                                   |  |  |
| TDI                                                               | JTAG               | Serial test instruction and data input for the on-chip test logic                                                                                                                                                                                        |  |  |
| TDO                                                               | JTAG               | Serial test data output for the on-chip test logic                                                                                                                                                                                                       |  |  |
| TMS                                                               | JTAG               | Controls test mode operations for the on-chip test logic                                                                                                                                                                                                 |  |  |
| EVTI                                                              | Nexus              | EVTI is an input that is read on the negation of RESET to<br>enable or disable the Nexus Debug port. After reset, the<br>EVTI pin is used to initiate program synchronization<br>messages or generate a breakpoint.                                      |  |  |
| EVTO                                                              | Nexus              | Output that provides timing to a development tool for a single watchpoint or breakpoint occurrence                                                                                                                                                       |  |  |
| МСКО                                                              | Nexus              | MCKO is a free running clock output to the development tools which is used for timing of the MDO and MSEO signals.                                                                                                                                       |  |  |
| MDO[0:11] Nexus                                                   |                    | Trace message output to development tools. This pin also<br>indicates the status of the crystal oscillator clock following a<br>power-on reset, when MDO[0] is driven high until the crystal<br>oscillator clock achieves stability and is then negated. |  |  |
| MSEO[0:1]                                                         | Nexus              | Output pin—Indicates the start or end of the variable length message on the MDO pins                                                                                                                                                                     |  |  |

### Table 6. Signal details (continued)



| Signal                      | Module or function   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RDY                         | Nexus                | Nexus Ready Output (RDY)—Indicates to the development tools that data is ready to be read from or written to the Nexus read/write access registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| BOOTCFG[0:1]                | SIU – Configuration  | <ul> <li>Two BOOTCFG signals are implemented in SPC564A70 MCUs.</li> <li>The BAM program uses the BOOTCFG0 bit to determine where to read the reset configuration word, and whether to initiate a FlexCAN or eSCI boot.</li> <li>The BOOTCFG1 pin is sampled during the assertion of the RSTOUT signal, and the value is used to update the RSR and the BAM boot mode.</li> <li>See reference manual section "Reset Configuration Half Word (RCHW)" for details on the RCHW. The table "Boot Modes" in reference manual section "BAM Program Operation" defines the boot modes specified by the BOOTCFG1 pin.</li> <li>The following values are for BOOTCFG[0:1]:</li> <li>00: Boot from internal flash memory</li> <li>01: FlexCAN/eSCI boot</li> <li>10: Boot from external memory using calibration bus</li> <li>11: Reserved</li> <li>Note: For the 176-pin QFP and 208-ball BGA packages BOOTCFG[0] is always 0 since the EBI interface is not available.</li> </ul> |
| WKPCFG                      | SIU – Configuration  | The WKPCFG pin is applied at the assertion of the internal<br>reset signal (assertion of RSTOUT), and is sampled four<br>clock cycles before the negation of the RSTOUT pin.<br>The value is used to configure whether the eTPU and eMIOS<br>pins are connected to internal weak pull up or weak pull<br>down devices after reset. The value latched on the WKPCFG<br>pin at reset is stored in the Reset Status Register (RSR), and<br>is updated for all reset sources except the Debug Port Reset<br>and Software External Reset.<br>0:Weak pulldown applied to eTPU and eMIOS pins at reset<br>1:Weak pullup applied to eTPU and eMIOS pins at reset                                                                                                                                                                                                                                                                                                                  |
| ETRIG[2:3]                  | SIU – eQADC Triggers | External signal eTRIGx triggers eQADC CFIFOx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| GPIO[206] ETRIG0<br>(Input) | SIU – eQADC Triggers | External signal eTRIGx triggers eQADC CFIFOx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| GPIO[207] ETRIG1<br>(Input) | SIU – eQADC Triggers | External signal eTRIGx triggers eQADC CFIFOx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

### Table 6.Signal details (continued)



| Signal                                         | Module or function        | Description                                                                                                                                                                                                                                                                                                               |
|------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IRQ[0:5]<br>IRQ[7:15]                          | SIU – External Interrupts | The IRQ[0:15] pins connect to the SIU IRQ inputs. IMUX Select Register 1 is used to select the IRQ[0:15] pins as inputs to the IRQs.                                                                                                                                                                                      |
|                                                |                           | See reference manual section "External IRQ Input Select Register (SIU_EIISR)" for more information.                                                                                                                                                                                                                       |
| NMI                                            | SIU – External Interrupts | Non-Maskable Interrupt                                                                                                                                                                                                                                                                                                    |
| GPIO[12:17]                                    |                           | Configurable general purpose I/O pins. Each GPIO input and<br>output is separately controlled by an 8-bit input (GPDI) or<br>output (GPDO) register. Additionally, each GPIO pin is<br>configured using a dedicated SIU_PCR register.                                                                                     |
| GPIO[75:110]<br>GPIO[113:145]<br>GPIO[179:204] | SIU – GPIO                | The GPIO pins are generally multiplexed with other I/O pin functions.                                                                                                                                                                                                                                                     |
| GPIO[206:213]<br>GPIO[219]                     | 510 - GPIO                | See the following reference manual sections for more information:                                                                                                                                                                                                                                                         |
| GPIO[244:245]                                  |                           | <ul> <li>- "Pad Configuration Registers (SIU_PCR)"</li> <li>- "GPIO Pin Data Output Registers (SIU_GPDO0_3 –<br/>SIU_GPDO412_413)"</li> </ul>                                                                                                                                                                             |
|                                                |                           | <ul> <li>"GPIO Pin Data Input Registers (SIU_GPDI0_3 –<br/>SIU_GPDI_232)"</li> </ul>                                                                                                                                                                                                                                      |
|                                                |                           | The RESET pin is an active low input. The RESET pin is<br>asserted by an external device during a power-on or external<br>reset. The internal reset signal asserts only if the RESET pin<br>asserts for 10 clock cycles. Assertion of the RESET pin while<br>the device is in reset causes the reset cycle to start over. |
| RESET                                          | SIU – Reset               | The RESET pin has a glitch detector which detects spikes greater than two clock cycles in duration that fall below the switch point of the input buffer logic of the VDDEH input pins. The switch point lies between the maximum VIL and minimum VIH specifications for the VDDEH input pins.                             |
|                                                |                           | Used to enable or disable the PLLREF and the BOOTCFG[0:1] configuration signals.                                                                                                                                                                                                                                          |
| RSTCFG                                         | SIU – Reset               | 0:Get configuration information from BOOTCFG[0:1] and<br>PLLREF<br>1:Use default configuration of booting from internal flash with<br>crystal clock source                                                                                                                                                                |
|                                                |                           | For the 176-pin QFP and 208-ball BGA packages RSTCFG is always 0, so PLLREF and BOOTCFG signals are used.                                                                                                                                                                                                                 |

### Table 6. Signal details (continued)



| Signal | Module or function | Description                                                                                                                                                                                                                                                                                                            |
|--------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSTOUT | SIU – Reset        | The RSTOUT pin is an active low output that uses a push/pull configuration. The RSTOUT pin is driven to the low state by the MCU for all internal and external reset sources. There is a delay between initiation of the reset and the assertion of the RSTOUT pin. See reference manual section "RSTOUT" for details. |

### Table 6. Signal details (continued)

### Table 7. Power/ground segmentation

| Power segment | Voltage          | I/O pins powered by segment                                                                                                                                                                                                                                                |  |  |  |
|---------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| VDDE5         | 3.0 V –<br>3.6 V | DATA[0:15], CLKOUT, ENGCLK                                                                                                                                                                                                                                                 |  |  |  |
| VDDE12        | 3.0 V – 3.6 V    | CAL_CS0, CAL_CS2, CAL_CS3, CAL_ADDR[12:30], CAL_DATA[0:15],<br>CAL_RD_WR, CAL_WE0, CAL_WE1, CAL_OE, CAL_TS                                                                                                                                                                 |  |  |  |
| VDDE-EH       | 3.0 V – 5.5 V    | R_A_TX, FR_A_TX_EN, FR_A_RX, FR_B_TX, FR_B_TX_EN, FR_B_RX                                                                                                                                                                                                                  |  |  |  |
| VDDEH1        | 3.3 V –<br>5.5 V | ETPUA[10:31]                                                                                                                                                                                                                                                               |  |  |  |
| VDDEH4        | 3.3 V –<br>5.5 V | EMIOS[0:23], TCRCLKA, ETPUA[0:9]                                                                                                                                                                                                                                           |  |  |  |
| VDDEH6        | 3.3 V – 5.5 V    | RESET, RSTOUT, PLLREF, PLLCFG1, RSTCFG, BOOTCFG0, BOOTCFG1,<br>WKPCFG, CAN_A_TX, CAN_A_RX, CAN_B_TX, CAN_B_RX, CAN_C_TX,<br>CAN_C_RX, SCI_A_TX, SCI_A_RX, SCI_B_TX, SCI_B_RX, SCI_C_TX,<br>SCI_C_RX, DSPI_B_SCK, DSPI_B_SIN, DSPI_B_SOUT, DSPI_B_PCS[0:5],<br>EXTAL, XTAL  |  |  |  |
| VDDEH7        | 3.3 V –<br>5.5 V | EMIOS14, EMIOS15, GPIO[98:99], GPIO[203:204], GPIO[206], GPIO[207],<br>GPIO[219], EVTI, EVTO, MDO[4:11], MSEO0, MSEO1, RDY, TCK, TDI, TDO,<br>TMS, JCOMP, DSPI_A_SCK, DSPI_A_SIN, DSPI_A_SOUT, DSPI_A_PCS[0:1],<br>DSPI_A_PCS[4:5], AN12-SDS, AN13-SDO, AN14-SDI, AN15-FCK |  |  |  |
| VDDA          | 5.0 V            | AN[0:11], AN[16:39], VRH, VRL, REFBYBC                                                                                                                                                                                                                                     |  |  |  |
| VRC33         | 3.3 V            | MCKO, MDO[0:3]                                                                                                                                                                                                                                                             |  |  |  |
|               |                  | Other power segments                                                                                                                                                                                                                                                       |  |  |  |
| VDDREG        | 5.0 V            | —                                                                                                                                                                                                                                                                          |  |  |  |
| VRCCTL        |                  | —                                                                                                                                                                                                                                                                          |  |  |  |
| VDDPLL        | 1.2 V            | —                                                                                                                                                                                                                                                                          |  |  |  |
| VSTBY         | 0.9 V – 6.0 V    | _                                                                                                                                                                                                                                                                          |  |  |  |
| VSS           | —                | —                                                                                                                                                                                                                                                                          |  |  |  |



## **3 Electrical characteristics**

This section contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications for the SPC564A70 series of MCUs.

The electrical specifications are preliminary and are from previous designs, design simulations, or initial evaluation. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle, however for production silicon these specifications will be met. Finalized specifications will be published after complete characterization and device qualifications have been completed.

In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column.

## 3.1 Parameter classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in *Table 8* are used and the parameters are tagged accordingly in the tables where appropriate.

| Classification tag | Tag description                                                                                                                                                                                                        |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Р                  | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
| С                  | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| т                  | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D                  | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

 Table 8.
 Parameter classifications

Note: The classification is shown in the column labeled "C" in the parameter tables where appropriate.



## 3.2 Maximum ratings

| Table 9. | Absolute | maximum | ratings <sup>(1)</sup> |
|----------|----------|---------|------------------------|
|----------|----------|---------|------------------------|

| Symbol                            |    | Parameter                                                      | Conditions                              | Value              |                                             | 11   |
|-----------------------------------|----|----------------------------------------------------------------|-----------------------------------------|--------------------|---------------------------------------------|------|
|                                   |    |                                                                |                                         | Min                | Max                                         | Unit |
| V <sub>DD</sub>                   | SR | 1.2 V core supply voltage <sup>(2)</sup>                       |                                         | -0.3               | 1.32                                        | V    |
| V <sub>FLASH</sub>                | SR | Flash core voltage <sup>(3)(4)</sup>                           |                                         | -0.3               | 3.6                                         | V    |
| V <sub>STBY</sub>                 | SR | SRAM standby voltage <sup>(5)</sup>                            |                                         | -0.3               | 6.0                                         | V    |
| V <sub>DDPLL</sub>                | SR | Clock synthesizer voltage <sup>(3)</sup>                       |                                         | -0.3               | 1.32                                        | V    |
| V <sub>RC33</sub>                 | SR | Voltage regulator control input voltage <sup>(4)</sup>         |                                         | -0.3               | 3.6                                         | V    |
| V <sub>DDA</sub>                  | SR | Analog supply voltage <sup>(5)</sup>                           | Reference to V <sub>SSA</sub>           | -0.3               | 5.5                                         | V    |
| V <sub>DDE</sub>                  | SR | I/O supply voltage <sup>(4)(6)</sup>                           |                                         | -0.3               | 3.6                                         | V    |
| V <sub>DDEH</sub>                 | SR | I/O supply voltage <sup>(5)(7)</sup>                           |                                         | -0.3               | 5.5                                         | V    |
|                                   |    | DC input voltage <sup>(8)</sup>                                | V <sub>DDEH</sub> powered I/O pads      | -1.0 <sup>10</sup> | V <sub>DDEH</sub> +<br>0.3 V <sup>(9)</sup> | V    |
| V <sub>IN</sub>                   | SR |                                                                | V <sub>DDE</sub> powered I/O pads       | -1.0 <sup>14</sup> | V <sub>DDE</sub> +<br>0.3 V <sup>(10)</sup> |      |
|                                   |    |                                                                | V <sub>DDA</sub> powered I/O pads       | -1.0               | 5.5                                         |      |
| V <sub>DDREG</sub>                | SR | Voltage regulator supply voltage                               |                                         | -0.3               | 5.5                                         | V    |
| V <sub>RH</sub>                   | SR | Analog reference high voltage                                  | Reference to VRL                        | -0.3               | 5.5                                         | V    |
| $V_{SS} - V_{SSA}$                | SR | V <sub>SS</sub> differential voltage                           |                                         | -0.1               | 0.1                                         | V    |
| V <sub>RH</sub> – V <sub>RL</sub> | SR | V <sub>REF</sub> differential voltage                          |                                         | -0.3               | 5.5                                         | V    |
| $V_{RL} - V_{SSA}$                | SR | $V_{RL}$ to $V_{SSA}$ differential voltage                     |                                         | -0.3               | 0.3                                         | V    |
| $V_{SSPLL} - V_{SS}$              | SR | $V_{SSPLL}$ to $V_{SS}$ differential voltage                   |                                         | -0.1               | 0.1                                         | V    |
| I <sub>MAXD</sub>                 | SR | Maximum DC digital input current <sup>(11)</sup>               | Per pin, applies to all digital<br>pins | -3                 | 3                                           | mA   |
| I <sub>MAXA</sub>                 | SR | Maximum DC analog input current <sup>(12)</sup>                | Per pin, applies to all<br>analog pins  | —                  | 5 <sup>(13)</sup>                           | mA   |
| TJ                                | SR | Maximum operating temperature range — die junction temperature |                                         | -40.0              | 150.0                                       | °C   |
| T <sub>STG</sub>                  | SR | Storage temperature range                                      |                                         | -55                | 150                                         | °C   |
| T <sub>SDR</sub>                  | SR | Maximum solder temperature <sup>(14)</sup>                     |                                         |                    | 260                                         | °C   |
| MSL                               | SR | Moisture sensitivity level <sup>(15)</sup>                     |                                         |                    | 3                                           | —    |

1. Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device.

2. Allowed 2 V for 10 hours cumulative time, remaining time at 1.2 V + 10%

The V<sub>FLASH</sub> supply is connected to V<sub>RC33</sub> in the package substrate. This specification applies to calibration package devices only.

4. Allowed 5.3 V for 10 hours cumulative time, remaining time at 3.3 V + 10%

5. Allowed 5.9 V for 10 hours cumulative time, remaining time at 5 V + 10%



- 6. All functional non-supply I/O pins are clamped to  $V_{\mbox{SS}}$  and  $V_{\mbox{DDE}},$  or  $V_{\mbox{DDEH}}.$
- 7. Internal structures hold the voltage greater than -1.0 V if the injection current limit of 2 mA is met.
- AC signal overshoot and undershoot of up to 2.0 V of the input voltages is permitted for an accumulative duration of 60 hours over the complete lifetime of the device (injection current not limited for this duration).
- Internal structures hold the input voltage less than the maximum voltage on all pads powered by V<sub>DDEH</sub> supplies, if the maximum injection current specification is met (2 mA for all pins) and V<sub>DDEH</sub> is within the operating voltage specifications.
- Internal structures hold the input voltage less than the maximum voltage on all pads powered by V<sub>DDE</sub> supplies, if the maximum injection current specification is met (2 mA for all pins) and V<sub>DDE</sub> is within the operating voltage specifications.
- 11. Total injection current for all pins (including both digital and analog) must not exceed 25 mA.
- 12. Total injection current for all analog input pins must not exceed 15 mA.
- 13. Lifetime operation at these specification limits is not guaranteed.
- 14. Solder profile per IPC/JEDEC J-STD-020D
- 15. Moisture sensitivity per JEDEC test method A112



## **3.3** Thermal characteristics

|  | Table 10. | Thermal characteristics for 176-pin LQFP <sup>(1)</sup> |
|--|-----------|---------------------------------------------------------|
|--|-----------|---------------------------------------------------------|

| Symbol C               |    | С | Parameter                                                  | Conditions                               |      | Unit |
|------------------------|----|---|------------------------------------------------------------|------------------------------------------|------|------|
| $R_{\thetaJA}$         | CC | D | Junction-to-ambient, natural convection <sup>(2)</sup>     | <sup>(2)</sup> Single-layer board – 1s   |      | °C/W |
| $R_{	extsf{	heta}JA}$  | СС | D | Junction-to-ambient, natural convection <sup>(2)</sup>     | Four-layer board – 2s2p                  | 31   | °C/W |
| D                      | СС | D | Junction-to-moving-air, ambient <sup>(2)</sup>             | at 200 ft./min., single-layer board – 1s | 30   | °C/W |
| R <sub>0JMA</sub> CC C | D  |   | at 200 ft./min., four-layer board – 2s2p                   | 25                                       | °C/W |      |
| $R_{\theta J B}$       | СС | D | Junction-to-board <sup>(3)</sup>                           |                                          | 20   | °C/W |
| $R_{\thetaJCtop}$      | СС | D | Junction-to-case <sup>(4)</sup>                            |                                          | 5    | °C/W |
| $\Psi_{JT}$            | сс | D | Junction-to-package top, natural convection <sup>(5)</sup> |                                          | 2    | °C/W |

1. Thermal characteristics are targets based on simulation that are subject to change per device characterization.

2. Junction-to-Ambient Thermal Resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package.

3. Junction-to-Board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package.

4. Junction-to-Case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.

 Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

#### Table 11. Thermal characteristics for 208-pin LBGA<sup>(1)(2)</sup>

| Symb              | ymbol C Parameter Conditions |   | Value                                                     | Unit                                             |      |      |
|-------------------|------------------------------|---|-----------------------------------------------------------|--------------------------------------------------|------|------|
| D                 | CC                           | D | Junction-to-ambient, natural convection <sup>(3)</sup>    | Single layer board – 1s <sup>(4)</sup>           | 39   | °C/W |
| r <sub>θ</sub> ja | R <sub>0JA</sub> CC D        | D |                                                           | Four layer board – 2s2p <sup>(5)</sup>           | 24   | °C/W |
| D                 | СС                           | D | Junction-to-moving-air, ambient <sup>(3)</sup>            | at 200 ft./min., single-layer board – $1s^{(5)}$ | 31   | °C/W |
| ΓθJMA             | R <sub>0JMA</sub> CC D       |   | at 200 ft./min., four-layer board – 2s2p                  | 20                                               | °C/W |      |
| $R_{\theta JB}$   | СС                           | D | Junction-to-board <sup>(6)</sup>                          | Four-layer board – 2s2p                          | 13   | °C/W |
| $R_{\thetaJC}$    | СС                           | D | Junction-to-case <sup>(7)</sup>                           |                                                  | 6    | °C/W |
| $\Psi_{JT}$       | CC                           | D | Junction-to-package top natural convection <sup>(8)</sup> |                                                  | 2    | °C/W |

1. Thermal characteristics are targets based on simulation that are subject to change per device characterization.

2. LBGA208 is available upon specific request. Please contact your ST sales office for details.

 Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

4. Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal

5. Per JEDEC JESD51-6 with the board horizontal

6. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

7. Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature.

 Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.


| Symb                  | Symbol |   | Parameter                                                  | Conditions                               | Value | Unit |
|-----------------------|--------|---|------------------------------------------------------------|------------------------------------------|-------|------|
| D                     | СС     | D | Junction-to-ambient, natural convection <sup>(2)</sup>     | Single-layer board – 1s                  | 31    | °C/W |
| $R_{	extsf{	heta}JA}$ | СС     | D |                                                            | Four-layer board – 2s2p                  | 23    | °C/W |
| Б                     | СС     | D | Junction-to-moving-air, ambient <sup>(2)</sup>             | at 200 ft./min., single-layer board – 1s | 23    | °C/W |
| R <sub>θJMA</sub>     | СС     | D |                                                            | at 200 ft./min., four-layer board – 2s2p | 17    | °C/W |
| $R_{\theta JB}$       | СС     | D | Junction-to-board <sup>(3)</sup>                           |                                          | 11    | °C/W |
| $R_{\theta JCtop}$    | СС     | D | Junction-to-case <sup>(4)</sup>                            |                                          | 7     | °C/W |
| $\Psi_{JT}$           | сс     | D | Junction-to-package top, natural convection <sup>(5)</sup> |                                          | 2     | °C/W |

 Table 12.
 Thermal characteristics for 324-pin PBGA<sup>(1)</sup>

1. Thermal characteristics are targets based on simulation that are subject to change per device characterization.

2. Junction-to-Ambient Thermal Resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package.

3. Junction-to-Board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package.

4. Junction-to-Case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.

5. Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

#### 3.3.1 General notes for specifications at maximum junction temperature

An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from *Equation 1*:

#### Equation 1 $T_J = T_A + (R_{\theta JA} * P_D)$

where:

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal resistance values used are based on the JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The difference between the values determined for the single-layer (1s) board compared to a four-layer board that has two signal layers, a power and a ground plane (2s2p), demonstrate that the effective thermal resistance is not a constant. The thermal resistance depends on the:

- Construction of the application board (number of planes)
- Effective size of the board which cools the component
- Quality of the thermal and electrical connections to the planes
- Power dissipated by adjacent components

Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal performance. When the clearance between the vias leave the planes virtually disconnected, the thermal performance is also greatly reduced.



As a general rule, the value obtained on a single-layer board is within the normal range for the tightly packed printed circuit board. The value obtained on a board with the internal planes is usually within the normal range if the application board has:

- One oz. (35 micron nominal thickness) internal planes
- Components that are well separated
- Overall power dissipation on the board is less than 0.02 W/cm<sup>2</sup>

The thermal performance of any component depends on the power dissipation of the surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed-box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using Equation 2:

#### Equation 2 $T_J = T_B + (R_{\theta JB} * P_D)$

where:

 $T_B$  = board temperature for the package perimeter (°C)

 $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W) per JESD51-8S

 $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air does not factor into the calculation, an acceptable value for the junction temperature is predictable. Ensure the application board is similar to the thermal test condition, with the component soldered to a board with internal planes.

The thermal resistance is expressed as the sum of a junction-to-case thermal resistance plus a case-to-ambient thermal resistance:

#### Equation 3 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case to ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device-related and is not affected by other factors. The thermal environment can be controlled to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For example, change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where 90% of the heat flow is through the case to heat sink to ambient. For most packages, a better model is required.

A more accurate two-resistor thermal model can be constructed from the junction-to-board thermal resistance and the junction-to-case thermal resistance. The junction-to-case thermal resistance describes when using a heat sink or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used to generate simple estimations and for computational fluid dynamics (CFD) thermal models.



To determine the junction temperature of the device in the application on a prototype board, use the thermal characterization parameter ( $\Psi_{JT}$ ) to determine the junction temperature by measuring the temperature at the top center of the package case using *Equation 4*:

#### Equation 4 $T_J = T_T + (\Psi_{JT} \times P_D)$

where:

 $T_T$  = thermocouple temperature on top of the package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured in compliance with the JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. Position the thermocouple so that the thermocouple junction rests on the package. Place a small amount of epoxy on the thermocouple junction and approximately 1 mm of wire extending from the junction. Place the thermocouple wire flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire.

References:

- Semiconductor Equipment and Materials International 3081 Zanker Road San Jose, CA 95134 USA Phone (+1) 408-943-6900
- MIL-SPEC and EIA/JESD (JEDEC) specifications available from Global Engineering Documents (phone (+1) 800-854-7179 or (+1) 303-397-7956)
- JEDEC specifications available on the Web at www.jedec.org
- C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47-54.
- G. Kromann, S. Shidore, and S. Addison, "*Thermal Modeling of a PBGA for Air-Cooled Applications*", Electronic Packaging and Production, pp. 53-58, March 1998.
- B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212-220.



# 3.4 EMI (electromagnetic interference) characteristics

| Symbol              | Parameter           | Conditions                                                                                                                                                                                                                                                  | f <sub>OSC</sub> /f <sub>BUS</sub> | Frequency      | Level<br>(max) | Unit |
|---------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------|----------------|------|
|                     |                     |                                                                                                                                                                                                                                                             |                                    | 150 kHz–50 MHz | 20             |      |
|                     |                     |                                                                                                                                                                                                                                                             | 16 MHz crystal                     | 50–150 MHz     | 20             | dBµV |
|                     |                     | diated emissions,<br>ctric field $V_{DD} = 5.25 \text{ V};$ $T_{A} = +25 ^{\circ}\text{C}$ $150 \text{ kHz} - 30 \text{ MHz} - \text{RBW 9 kHz}, \text{ step size}$ $5 \text{ kHz}$ $30 \text{ MHz} - 1 \text{ GHz} - \text{RBW 120 kHz}, \text{ step}$ $1$ | 40 MHz bus                         | 150–500 MHz    | 26             | υσμν |
|                     |                     |                                                                                                                                                                                                                                                             |                                    | 500–1000 MHz   | 26             |      |
|                     |                     |                                                                                                                                                                                                                                                             | modulation                         | IEC Level      | К              | —    |
| V                   | Radiated emissions, |                                                                                                                                                                                                                                                             |                                    | SAE Level      | 3              | —    |
| V <sub>RE_TEM</sub> | electric field      |                                                                                                                                                                                                                                                             | 16 MHz crystal<br>40 MHz bus       | 150 kHz–50 MHz | 13             | dBµV |
|                     |                     |                                                                                                                                                                                                                                                             |                                    | 50–150 MHz     | 13             |      |
|                     |                     |                                                                                                                                                                                                                                                             |                                    | 150–500 MHz    | 11             |      |
|                     |                     |                                                                                                                                                                                                                                                             | ±2% PLL frequency                  | 500–1000 MHz   | 13             |      |
|                     |                     |                                                                                                                                                                                                                                                             | modulation                         | IEC Level      | L              | _    |
|                     |                     |                                                                                                                                                                                                                                                             |                                    | SAE Level      | 2              | —    |

#### Table 13. EMI testing specifications<sup>(1)</sup>

1. EMI testing and I/O port waveforms per standard IEC 61967-2.

# 3.5 Electrostatic discharge (ESD) characteristics

#### Table 14. ESD ratings<sup>(1)(2)</sup>

| Syn | nbol | Parameter                                 | Conditions            | Value | Unit |
|-----|------|-------------------------------------------|-----------------------|-------|------|
| —   | SR   | ESD for Human Body Model (HBM)            | —                     | 2000  | V    |
| R1  | SR   | HBM circuit description                   | —                     | 1500  | Ω    |
| С   | SR   | TIBM circuit description                  | _                     | 100   | pF   |
|     | SR   | ESD for Field Induced Charge Model (FDCM) | All pins              | 500   | V    |
| _   | 31   |                                           | Corner pins           | 750   | v    |
|     | SR   |                                           | Positive pulses (HBM) | 1     | —    |
|     | JR   | Number of pulses per pin                  | Negative pulses (HBM) | 1     | —    |
| —   | SR   | Number of pulses                          | —                     | 1     | —    |

1. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

 Device failure is defined as: "If after exposure to ESD pulses, the device does not meet the device specification requirements, which includes the complete DC parametric and functional testing at room temperature and hot temperature."



# 3.6 Power management control (PMC) and power on reset (POR) electrical specifications

| ID | Name C Parameter   |    | 6         | Parameter                                                                                                                                                                                      |      | Value |      | Unit |
|----|--------------------|----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
|    |                    |    | Falameter | Min                                                                                                                                                                                            | Тур  | Max   | Unit |      |
| 1  | Τ <sub>J</sub>     | SR |           | Junction temperature                                                                                                                                                                           | -40  | 27    | 150  | °C   |
| 2  | V <sub>DDREG</sub> | SR |           | PMC 5 V supply voltage VDDREG                                                                                                                                                                  | 4.75 | 5     | 5.25 | V    |
| 3  | V <sub>DD</sub>    | сс | С         | e supply voltage 1.2 V VDD when external regulator is used<br>nout disabling the internal regulator (PMC unit turned on, LVI<br>hitor active) <sup>(1)</sup>                                   |      | 1.3   | 1.32 | V    |
| 3a |                    | сс | С         | Core supply voltage 1.2 V VDD when external regulator is used with a disabled internal regulator (PMC unit turned-off, LVI monitor disabled)                                                   | 1.14 | 1.2   | 1.32 | V    |
| 4  | $I_{VDD}$          | СС | С         | Voltage regulator core supply maximum required DC output current                                                                                                                               | 400  | _     |      | mA   |
| 5  | V <sub>DD33</sub>  | сс | С         | gulated 3.3 V supply voltage when external regulator is used<br>nout disabling the internal regulator (PMC unit turned-on, internal<br>V regulator enabled, LVI monitor active) <sup>(3)</sup> |      | 3.45  | 3.6  | V    |
| 5a | _                  | сс | С         | egulated 3.3 V supply voltage when external regulator is used with a sabled internal regulator (PMC unit turned-off, LVI monitor disabled)                                                     |      | 3.3   | 3.6  | V    |
| 6  | —                  | СС | С         | Voltage regulator 3.3 V supply maximum required DC output current                                                                                                                              | 80   | _     | _    | mA   |

Table 15. PMC operating conditions and external regulators supply voltage

1. An internal regulator controller can be used to regulate the core supply.

2. The minimum supply required for the part to exit reset and enter in normal run mode is 1.28 V.

3. An internal regulator can be used to regulate the 3.3 V supply.

|  | Table 16. | PMC electrical characteristics |
|--|-----------|--------------------------------|
|--|-----------|--------------------------------|

| ID | Name            |    | с | Parameter                                                                                                       |                                         | Value           |                        | Unit   |
|----|-----------------|----|---|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------|------------------------|--------|
|    | Name            |    | C | raiametei                                                                                                       | Min                                     | Тур             | Мах                    | Onic   |
| 1  | $V_{BG}$        | СС | С | Nominal bandgap voltage reference                                                                               | —                                       | 1.219           | —                      | V      |
| 1a |                 | СС | С | Untrimmed bandgap reference voltage                                                                             | V <sub>BG</sub> - 7%                    | V <sub>BG</sub> | V <sub>BG</sub> + 6%   | V      |
| 1b | _               | сс | с | Trimmed bandgap reference voltage (5 V, 27 °C)                                                                  | V <sub>BG</sub> – 10mV                  | V <sub>BG</sub> | V <sub>BG</sub> + 10mV | V      |
| 1c |                 | СС | С | Bandgap reference temperature variation                                                                         | —                                       | 100             | —                      | ppm/°C |
| 1d | _               | СС | С | Bandgap reference supply voltage variation                                                                      | —                                       | 3000            | —                      | ppm/V  |
| 2  | V <sub>DD</sub> | сс | с | Nominal V <sub>DD</sub> core supply internal regulator target DC output voltage <sup>(1)</sup>                  | —                                       | 1.28            | _                      | V      |
| 2a | _               | сс |   | Nominal V <sub>DD</sub> core supply internal regulator target DC output voltage variation at power-<br>on reset | V <sub>DD</sub> – 6%                    | V <sub>DD</sub> | V <sub>DD</sub> + 10%  | V      |
| 2b | _               | сс |   | Nominal V <sub>DD</sub> core supply internal regulator target DC output voltage variation after power-on reset  | V <sub>DD</sub> –<br>10% <sup>(2)</sup> | V <sub>DD</sub> | V <sub>DD</sub> + 3%   | V      |



| Ŀ  | D Name              |    | Name |                                                                                                         | ~                           | Devenueter        |                        | Value |  | 11 |
|----|---------------------|----|------|---------------------------------------------------------------------------------------------------------|-----------------------------|-------------------|------------------------|-------|--|----|
| ID | Name                |    | С    | Parameter                                                                                               | Min                         | Тур               | Max                    | Unit  |  |    |
| 2c |                     | СС | С    | Trimming step V <sub>DD</sub>                                                                           | —                           | 20                | —                      | mV    |  |    |
| 2d | I <sub>VRCCTL</sub> | сс | С    | Voltage regulator controller for core supply maximum DC output current                                  | 20                          |                   | _                      | mA    |  |    |
| 3  | Lvi1p2              | СС | С    | Nominal LVI for rising core supply <sup>(3)</sup>                                                       | —                           | 1.160             | —                      | V     |  |    |
| 3a | _                   | сс | с    | Variation of LVI for rising core supply at power-on reset <sup>(4)</sup>                                | 1.120                       | 1.200             | 1.280                  | V     |  |    |
| 3b | _                   | сс | С    | Variation of LVI for rising core supply after power-on reset <sup>(4)</sup>                             | Lvi1p2 – 3%                 | Lvi1p2            | Lvi1p2 + 3%            | V     |  |    |
| 3c |                     | СС | С    | Trimming step LVI core supply                                                                           | —                           | 20                | —                      | mV    |  |    |
| 3d | Lvi1p2_h            | СС | С    | LVI core supply hysteresis                                                                              | —                           | 40                | —                      | mV    |  |    |
| 4  | Por1.2V_r           | СС | С    | POR 1.2 V rising                                                                                        | —                           | 0.709             | —                      | V     |  |    |
| 4a | _                   | сс | С    | POR 1.2 V rising variation                                                                              | Por1.2V_r –<br>35%          | Por1.2V_r         | Por1.2V_r<br>+ 35%     | V     |  |    |
| 4b | Por1.2V_f           | СС | С    | POR 1.2 V falling                                                                                       | —                           | 0.638             | —                      | V     |  |    |
| 4c | _                   | сс | с    | POR 1.2 V falling variation                                                                             | Por1.2V_f –<br>35%          | Por1.2V_f         | Por1.2V_f<br>+ 35%     | V     |  |    |
| 5  | V <sub>DD33</sub>   | сс | С    | Nominal 3.3 V supply internal regulator DC output voltage                                               | _                           | 3.39              | _                      | V     |  |    |
| 5a | _                   | сс | С    | Nominal 3.3 V supply internal regulator DC output voltage variation at power-on reset                   | V <sub>DD33</sub> –<br>8.5% | V <sub>DD33</sub> | V <sub>DD33</sub> + 7% | V     |  |    |
| 5b | _                   | сс | с    | Nominal 3.3 V supply internal regulator DC output voltage variation after power-on reset <sup>(5)</sup> | V <sub>DD33</sub> –<br>7.5% | V <sub>DD33</sub> | V <sub>DD33</sub> + 7% | V     |  |    |
| 5c |                     | сс | С    | Voltage regulator 3.3 V output impedance at maximum DC load                                             | _                           |                   | 2                      | Ω     |  |    |
| 5d | ldd3p3              | сс | С    | Voltage regulator 3.3 V maximum DC output current                                                       | 80                          |                   | _                      | mA    |  |    |
| 5e | Vdd33 ILim          | СС | С    | Voltage regulator 3.3 V DC current limit                                                                | —                           | 130               | —                      | mA    |  |    |
| 6  | Lvi3p3              | СС | С    | Nominal LVI for rising 3.3 V supply <sup>(6)</sup>                                                      | —                           | 3.090             | —                      | V     |  |    |
| 6a | _                   | сс | С    | Variation of LVI for rising 3.3 V supply at power-on reset <sup>(7)</sup>                               | Lvi3p3 – 6%                 | Lvi3p3            | Lvi3p3 + 6%            | V     |  |    |
| 6b | _                   | сс | с    | Variation of LVI for rising 3.3 V supply after power-on reset <sup>(7)</sup>                            | Lvi3p3 – 3%                 | Lvi3p3            | Lvi3p3 + 3%            | V     |  |    |
| 6c | _                   | СС | С    | Trimming step LVI 3.3 V                                                                                 | —                           | 20                | —                      | mV    |  |    |
| 6d | Lvi3p3_h            | СС | С    | LVI 3.3 V hysteresis                                                                                    | —                           | 60                | —                      | mV    |  |    |
| 7  | Por3.3V_r           | СС | С    | Nominal POR for rising 3.3 V supply <sup>(8)</sup>                                                      | —                           | 2.07              | —                      | V     |  |    |
| 7a | —                   | сс | С    | Variation of POR for rising 3.3 V supply                                                                | Por3.3V_r –<br>35%          | Por3.3V_r         | Por3.3V_r<br>+ 35%     | V     |  |    |

 Table 16.
 PMC electrical characteristics (continued)



| Б  | Name      |    | <b>~</b> | Devementer                                                         |                    | Value     |                    | Unit |
|----|-----------|----|----------|--------------------------------------------------------------------|--------------------|-----------|--------------------|------|
| ID | Name      |    | С        | Parameter                                                          | Min                | Тур       | Max                | Unit |
| 7b | Por3.3V_f | СС | С        | Nominal POR for falling 3.3 V supply                               | —                  | 1.95      | —                  | V    |
| 7c | —         | сс | С        | Variation of POR for falling 3.3 V supply                          | Por3.3V_f –<br>35% | Por3.3V_f | Por3.3V_f<br>+ 35% | V    |
| 8  | Lvi5p0    | СС | С        | Nominal LVI for rising 5 V VDDREG supply                           | —                  | 4.290     | —                  | V    |
| 8a | _         | сс | С        | Variation of LVI for rising 5 V VDDREG<br>supply at power-on reset | Lvi5p0 – 6%        | Lvi5p0    | Lvi5p0 + 6%        | V    |
| 8b | _         | сс | с        | Variation of LVI for rising 5 V VDDREG<br>supply power-on reset    | Lvi5p0 – 3%        | Lvi5p0    | Lvi5p0 + 3%        | V    |
| 8c |           | СС | С        | Trimming step LVI 5 V                                              | —                  | 20        | —                  | mV   |
| 8d | Lvi5p0_h  | СС | С        | LVI 5 V hysteresis                                                 | —                  | 60        | —                  | mV   |
| 9  | Por5V_r   | СС | С        | Nominal POR for rising 5 V VDDREG supply                           | —                  | 2.67      | —                  | V    |
| 9a | _         | сс | с        | Variation of POR for rising 5 V VDDREG supply                      | Por5V_r<br>- 35%   | Por5V_r   | Por5V_r<br>+ 35%   | V    |
| 9b | Por5V_f   | сс |          | Nominal POR for falling 5 V VDDREG supply                          | _                  | 2.47      | _                  | V    |
| 9c | _         | сс | С        | Variation of POR for falling 5 V VDDREG supply                     | Por5V_f<br>- 35%   | Por5V_f   | Por5V_f<br>+ 35%   | V    |

#### Table 16. PMC electrical characteristics (continued)

1. Using external ballast transistor.

2. Min range is extended to 10% since Lvi1p2 is reprogrammed from 1.2 V to 1.16 V after power-on reset.

3. LVI for falling supply is calculated as LVI rising - LVI hysteresis.

4. Lvi1p2 tracks DC target variation of internal V<sub>DD</sub> regulator. Minimum and maximum Lvi1p2 correspond to minimum and maximum V<sub>DD</sub> DC target respectively.

5. With internal load up to Idd3p3

6. The Lvi3p3 specs are also valid for the  $V_{\mbox{\scriptsize DDEH}}$  LVI

7. Lvi3p3 tracks DC target variation of internal V<sub>DD33</sub> regulator. Minimum and maximum Lvi3p3 correspond to minimum and maximum V<sub>DD33</sub> DC target respectively.

8. The 3.3V POR specs are also valid for the  $V_{\mbox{\scriptsize DDEH}}$  POR

#### 3.6.1 Regulator example

In designs where the SPC564A70 microcontroller's internal regulators are used, a ballast is required for generation of the 1.2 V internal supply. No ballast is required when an external 1.2 V supply is used.





VRCCTL capacitor and resistor is required

# Figure 8. Core voltage regulator controller external components preferred configuration

| Table 17. | SPC564A70 External network specification |
|-----------|------------------------------------------|
|-----------|------------------------------------------|

| External Network<br>Parameter      | Min          | Тур          | Max             | Comment                                                                                      |
|------------------------------------|--------------|--------------|-----------------|----------------------------------------------------------------------------------------------|
| T1                                 | -            | —            | —               | NJD2873 or BCP68<br>only                                                                     |
| Cb                                 | 1.1 μF       | 2.2μF        | 2.97µF          | X7R,-50%/+35%                                                                                |
| Ce                                 | 3*2.35µF+5µF | 3*4.7μF+10μF | 3*6.35µF+13.5µF | X7R, -50%/+35%                                                                               |
| Equivalent ESR of<br>Ce capacitors | 5mΩ          | —            | 50mΩ            | —                                                                                            |
| Cd                                 | 4*50nF       | 4*100nF      | 4*135nF         | X7R, -50%/+35%                                                                               |
| Rb                                 | 9Ω           | 10Ω          | 11Ω             | +/-10%                                                                                       |
| Re                                 | 0.252Ω       | 0.280Ω       | 0.308Ω          | +/-10%                                                                                       |
| Creg                               | _            | 10µF         | —               | It depends on external Vreg.                                                                 |
| Сс                                 | 5μF          | 10µF         | 13.5μF          | X7R, -50%/+35%                                                                               |
| Rc                                 | 1.1Ω         | —            | 5.6Ω            | May or may not be<br>required. It depends<br>on the allowable<br>power dissipation of<br>T1. |



#### 3.6.2 Recommended power transistors

The following NPN transistors are recommended for use with the on-chip voltage regulator controller: ON Semiconductor<sup>™</sup> BCP68T1 or NJD2873 as well as Philips Semiconductor<sup>™</sup> BCP68. The collector of the external transistor is preferably connected to the same voltage supply source as the output stage of the regulator.

| Symbol              | Parameter                               | Value                   | Unit |
|---------------------|-----------------------------------------|-------------------------|------|
| h <sub>FE</sub> (β) | DC current gain (Beta)                  | 60–550                  | —    |
| P <sub>D</sub>      | Absolute minimum power dissipation      | >1.0<br>(1.5 preferred) | W    |
| I <sub>CMaxDC</sub> | Minimum peak collector current          | 1.0                     | А    |
| VCE <sub>SAT</sub>  | Collector-to-emitter saturation voltage | 200–600 <sup>(1)</sup>  | mV   |
| $V_{BE}$            | Base-to-emitter voltage                 | 0.4–1.0                 | V    |

 Table 18.
 Transistor recommended operating characteristics

1. Adjust resistor at bipolar transistor collector for 3.3 V/5.0 V to avoid VCE < VCE<sub>SAT</sub>

## 3.7 Power up/down sequencing

There is no power sequencing required among power sources during power up and power down, in order to operate within specification.

Although there are no power up/down sequencing requirements to prevent issues such as latch-up or excessive current spikes, the state of the I/O pins during power up/down varies according to *Table 19* for all pins with pad type fast, and *Table 20* for all pins with pad type medium, slow, and multi-voltage.

| V <sub>DDE</sub> | V <sub>RC33</sub> | V <sub>DD</sub> | Pin state      |
|------------------|-------------------|-----------------|----------------|
| Low              | Х                 | Х               | Low            |
| V <sub>DDE</sub> | Low               | х               | High           |
| V <sub>DDE</sub> | V <sub>RC33</sub> | Low             | High impedance |
| V <sub>DDE</sub> | V <sub>RC33</sub> | V <sub>DD</sub> | Functional     |

 Table 19.
 Power sequence pin states—Fast type pads

| Table 20. Power sequence pin states—Medium, slow and multi-voltage ty | pe pads |
|-----------------------------------------------------------------------|---------|
|-----------------------------------------------------------------------|---------|

| V <sub>DDEH</sub> | V <sub>DD</sub> | Pin state      |
|-------------------|-----------------|----------------|
| Low               | Х               | Low            |
| V <sub>DDEH</sub> | Low             | High impedance |
| V <sub>DDEH</sub> | V <sub>DD</sub> | Functional     |



# 3.8 DC electrical specifications

| <b>C</b> , mak - I                   |     | <b>_</b> | Deverator                                                  | Conditions          |                        | Value |                          | 11-14 |
|--------------------------------------|-----|----------|------------------------------------------------------------|---------------------|------------------------|-------|--------------------------|-------|
| Symbol                               |     | С        | Parameter                                                  | Conditions          | Min                    | Тур   | Max                      | Unit  |
| V <sub>DD</sub>                      | SR  | Ρ        | Core supply voltage                                        | —                   | 1.14                   |       | 1.32                     | V     |
| V <sub>DDE</sub>                     | SR  | Ρ        | I/O supply voltage                                         | —                   | 3.0                    | -     | 3.6                      | V     |
| V <sub>DDEH</sub>                    | SR  | Ρ        | I/O supply voltage                                         | —                   | 3.0                    | _     | 5.25                     | V     |
| V <sub>DDE-EH</sub>                  | SR  | Ρ        | I/O supply voltage                                         | —                   | 3.0                    |       | 5.25                     | V     |
| V <sub>RC33</sub>                    | SR  | Ρ        | 3.3 V regulated voltage <sup>(2)</sup>                     | —                   | 3.0                    |       | 3.6                      | V     |
| V <sub>DDA</sub>                     | SR  | Ρ        | Analog supply voltage                                      | —                   | 4.75 <sup>(3)</sup>    |       | 5.25                     | V     |
| VINDC                                | SR  | С        | Analog input voltage                                       | —                   | $V_{SSA} - 0.3$        |       | V <sub>DDA</sub> + 0.3   | V     |
| $V_{SS} - V_{SSA}$                   | SR  | D        | V <sub>SS</sub> differential voltage                       | —                   | -100                   | _     | 100                      | mV    |
| V <sub>RL</sub>                      | SR  | D        | Analog reference low voltage                               | _                   | V <sub>SSA</sub>       | _     | V <sub>SSA</sub> + 0.1   | V     |
| $V_{RL} - V_{SSA}$                   | SR  | D        | V <sub>RL</sub> differential voltage                       | —                   | -100                   | _     | 100                      | mV    |
| V <sub>RH</sub>                      | SR  | D        | Analog reference high voltage                              | _                   | V <sub>DDA</sub> – 0.1 | _     | V <sub>DDA</sub>         | V     |
| $V_{RH} - V_{RL}$                    | SR  | Ρ        | V <sub>REF</sub> differential voltage                      | —                   | 4.75                   |       | 5.25                     | V     |
| V <sub>DDF</sub>                     | SR  | Ρ        | Flash operating voltage <sup>(4)</sup>                     | —                   | 1.14                   |       | 1.32                     | V     |
| V <sub>FLASH</sub> <sup>(5)</sup>    | SR  | Ρ        | Flash read voltage                                         | —                   | 3.0                    |       | 3.6                      | V     |
| M                                    | SR  | с        | SRAM standby voltage                                       | Unregulated mode    | 0.95                   | -     | 1.2                      | V     |
| V <sub>STBY</sub>                    | SK. | C        | SKAW Standby Voltage                                       | Regulated mode      | 2.0                    | _     | 5.5                      | v     |
| V <sub>DDREG</sub>                   | SR  | Ρ        | Voltage regulator supply voltage <sup>(6)</sup>            | _                   | 4.75                   | _     | 5.25                     | V     |
| V <sub>DDPLL</sub>                   | SR  | Ρ        | Clock synthesizer<br>operating voltage                     | —                   | 1.14                   | _     | 1.32                     | V     |
| V <sub>SSPLL</sub> – V <sub>SS</sub> | SR  | D        | V <sub>SSPLL</sub> to V <sub>SS</sub> differential voltage | —                   | -100                   | _     | 100                      | mV    |
| V                                    | SR  | Ρ        | Slow/medium I/O input                                      | Hysteresis enabled  | V <sub>SS</sub> -0.3   | -     | 0.35 * V <sub>DDEH</sub> | V     |
| V <sub>IL_S</sub>                    | SK  | Ρ        | low voltage                                                | Hysteresis disabled | V <sub>SS</sub> -0.3   | -     | 0.40 * V <sub>DDEH</sub> | v     |
| M                                    | 00  | Ρ        | Fast I/O input low voltage                                 | Hysteresis enabled  | V <sub>SS</sub> -0.3   |       | 0.35 * V <sub>DDE</sub>  | V     |
| $V_{IL_F}$                           | SR  | Ρ        | Fast I/O input low voltage                                 | Hysteresis disabled | V <sub>SS</sub> -0.3   | _     | 0.40 * V <sub>DDE</sub>  | V     |
|                                      |     | Ρ        | Multi-voltage I/O pad input                                | Hysteresis enabled  | V <sub>SS</sub> -0.3   | _     | 0.8                      |       |
| V <sub>IL_LS</sub>                   | SR  | Ρ        | low voltage in Low-swing-<br>mode <sup>(7)(8)(9)(10)</sup> | Hysteresis disabled | V <sub>SS</sub> -0.3   | —     | 0.9                      | V     |
|                                      |     | Ρ        | Multi-voltage pad I/O input                                | Hysteresis enabled  | V <sub>SS</sub> -0.3   |       | 0.35 V <sub>DDEH</sub>   |       |
| $V_{IL_{HS}}$                        | SR  | Ρ        | low voltage in high-swing-<br>mode                         | Hysteresis disabled | V <sub>SS</sub> -0.3   | _     | 0.4 V <sub>DDEH</sub>    | V     |
|                                      | •   |          |                                                            |                     |                        |       |                          |       |

#### Table 21. DC electrical specifications<sup>(1)</sup>



|                     |     |   |                                                                                                 | (                   |                         |       |                         |      |
|---------------------|-----|---|-------------------------------------------------------------------------------------------------|---------------------|-------------------------|-------|-------------------------|------|
| Symbo               | .1  | с | Parameter                                                                                       | Conditions          |                         | Value |                         | Unit |
| Symbo               | Ы   | C | Parameter                                                                                       | Conditions          | Min                     | Тур   | Max                     | Unit |
|                     | 0.0 | Ρ | Slow/medium pad I/O                                                                             | Hysteresis enabled  | 0.65 V <sub>DDEH</sub>  | _     | V <sub>DDEH</sub> + 0.3 | V    |
| V <sub>IH_S</sub>   | SR  | Ρ | input high voltage                                                                              | Hysteresis disabled | 0.55 V <sub>DDEH</sub>  | _     | V <sub>DDEH</sub> + 0.3 |      |
| M                   | SR  | Ρ | East I/O input high voltage                                                                     | Hysteresis enabled  | 0.65 V <sub>DDE</sub>   | -     | V <sub>DDE</sub> + 0.3  | V    |
| $V_{IH_F}$          | SK  | Ρ | Fast I/O input high voltage                                                                     | Hysteresis disabled | 0.58 V <sub>DDE</sub>   | _     | V <sub>DDE</sub> + 0.3  | v    |
| N/                  | 0.0 | Ρ | Multi-voltage pad I/O input                                                                     | Hysteresis enabled  | 2.5                     |       | V <sub>DDE</sub> + 0.3  |      |
| V <sub>IH_LS</sub>  | SR  | Ρ | high voltage in low-swing-<br>mode <sup>(7)(8)(9)(10)</sup>                                     | Hysteresis disabled | 2.2                     |       | V <sub>DDE</sub> + 0.3  | V    |
|                     |     | Ρ | Multi-voltage I/O input                                                                         | Hysteresis enabled  | 0.65 V <sub>DDEH</sub>  |       | V <sub>DDEH</sub> + 0.3 |      |
| $V_{IH_{HS}}$       | SR  | Ρ | high voltage in high-swing-<br>mode                                                             | Hysteresis disabled | 0.55 V <sub>DDEH</sub>  |       | V <sub>DDEH</sub> + 0.3 | V    |
| V <sub>OL_S</sub>   | СС  | Ρ | Slow/medium pad I/O output low voltage <sup>(11)</sup>                                          | _                   | _                       | _     | 0.2 * V <sub>DDEH</sub> | V    |
| V <sub>OL_F</sub>   | СС  | Ρ | Fast I/O output low voltage <sup>(11)</sup>                                                     | _                   | _                       | _     | 0.2 * V <sub>DDE</sub>  | V    |
| V <sub>OL_LS</sub>  | сс  | Ρ | Multi-voltage pad I/O<br>output low voltage in low-<br>swing mode <sup>(7)(8)(9)(10)(11)</sup>  | _                   |                         | _     | 0.6                     | V    |
| V <sub>OL_HS</sub>  | сс  | Ρ | Multi-voltage pad I/O<br>output low voltage in high-<br>swing mode <sup>(11)</sup>              | _                   |                         | _     | 0.2 V <sub>DDEH</sub>   | V    |
| V <sub>OH_S</sub>   | СС  | Ρ | Slow/medium I/O output high voltage <sup>(11)</sup>                                             | _                   | 0.8 V <sub>DDEH</sub>   | _     | _                       | V    |
| V <sub>OH_F</sub>   | СС  | Ρ | Fast pad I/O output high voltage <sup>(11)</sup>                                                | _                   | 0.8 V <sub>DDE</sub>    | _     | _                       | V    |
| V <sub>OH_LS</sub>  | сс  | Ρ | Multi-voltage pad I/O<br>output high voltage in Iow-<br>swing mode <sup>(7)(8)(9)(10)(11)</sup> | _                   | 2.3                     | 3.1   | 3.7                     | V    |
| V <sub>OH_HS</sub>  | сс  | Ρ | Multi-voltage pad I/O<br>output high voltage in<br>high-swing mode <sup>(11)</sup>              | _                   | 0.8 V <sub>DDEH</sub>   | _     | _                       | V    |
| V <sub>HYS_S</sub>  | сс  | Ρ | Slow/medium/multi-<br>voltage<br>I/O input hysteresis                                           | _                   | 0.1 * V <sub>DDEH</sub> | _     | _                       | V    |
| V <sub>HYS_F</sub>  | CC  | Ρ | Fast I/O input hysteresis                                                                       | —                   | 0.1 * V <sub>DDE</sub>  | —     | —                       | V    |
| V <sub>HYS_LS</sub> | сс  | С | Low-swing-mode multi-<br>voltage I/O input<br>hysteresis                                        | Hysteresis enabled  | 0.25                    | _     | _                       | v    |

 Table 21.
 DC electrical specifications<sup>(1)</sup> (continued)



| Cumhal                                                     |    | ~ | Deveryoter                                                     | Conditions                                        |     | Value |                          | l In it |
|------------------------------------------------------------|----|---|----------------------------------------------------------------|---------------------------------------------------|-----|-------|--------------------------|---------|
| Symbol                                                     |    | С | Parameter                                                      | Conditions -                                      | Min | Тур   | Max                      | Unit    |
|                                                            |    | Ρ |                                                                | V <sub>DD</sub> @1.32 V<br>@ 80 MHz               | _   | _     | 300                      | mA      |
| I <sub>DD</sub> +I <sub>DDPLL</sub> CC                     |    | Ρ | Operating current 1.2 V supplies                               | V <sub>DD</sub> @ 1.32 V<br>@ 120 MHz             | _   | _     | 360                      | mA      |
|                                                            |    | Р |                                                                | V <sub>DD</sub> @ 1.32 V<br>@ 150 MHz             | _   | _     | 400                      | mA      |
| I .                                                        | сс | т | Operating current 0.95-<br>1.2 V                               | V <sub>STBY</sub> at 55 °C                        | _   | 35    | 100                      | μA      |
| IDDSTBY                                                    |    | т | Operating current 2–<br>5.5 V                                  | V <sub>STBY</sub> at 55 <sup>o</sup> C            | _   | 45    | 110                      | μA      |
|                                                            |    | Ρ | Operating current 0.95-<br>1.2 V                               | V <sub>STBY</sub> 27 °C                           | _   | 25    | 90                       | μA      |
| I <sub>DDSTBY27</sub> CC                                   | CC | Р | Operating current 2-<br>5.5 V                                  | V <sub>STBY</sub> 27 °C                           | _   | 35    | 100                      | μΑ      |
| I <sub>DDSTBY150</sub> CC                                  | 00 | Р | Operating current 0.95-<br>1.2 V                               | V <sub>STBY</sub> 150 <sup>o</sup> C              | _   | 790   | 2000                     | μΑ      |
|                                                            |    | Ρ | Operating current 2–<br>5.5 V                                  | V <sub>STBY</sub> at 150 °C                       | _   | 760   | 2000                     | μA      |
| IDDSLOW                                                    |    | С | V <sub>DD</sub> low-power mode                                 | Slow mode <sup>(12)</sup>                         | _   | —     | 191                      |         |
| IDDSTOP                                                    | CC | С | operating current @<br>1.32 V                                  | Stop mode <sup>(13)</sup>                         |     | _     | 190                      | mA      |
| I <sub>DD33</sub>                                          | сс | Ρ | Operating current 3.3 V supplies                               | V <sub>RC33</sub> <sup>(2)</sup>                  | _   | _     | 60                       | mA      |
|                                                            |    | Ρ |                                                                | V <sub>DDA</sub>                                  | —   | —     | 30.0                     |         |
| I <sub>DDA</sub><br>I <sub>REF</sub><br>I <sub>DDREG</sub> | сс | Ρ | Operating current 5.0 V supplies                               | Analog reference<br>supply current<br>(transient) | _   | _     | 1.0                      | mA      |
|                                                            |    | Ρ |                                                                | V <sub>DDREG</sub>                                | _   | —     | 70 <sup>(14)</sup>       |         |
|                                                            |    | Ρ |                                                                | V <sub>DDEH1</sub>                                | _   | _     |                          |         |
| I <sub>DDH1</sub>                                          |    | Ρ |                                                                | V <sub>DDEH4</sub>                                | _   | _     |                          |         |
| I <sub>DDH4</sub><br>I <sub>DDH6</sub>                     |    | Ρ |                                                                | V <sub>DDEH6</sub>                                |     | _     |                          |         |
| I <sub>DDH7</sub>                                          | СС | Ρ | Operating current<br>V <sub>DDE</sub> <sup>(15)</sup> supplies | V <sub>DDEH7</sub>                                | _   | _     | See note <sup>(15)</sup> | mA      |
| I <sub>DD7</sub>                                           |    | Ρ |                                                                | V <sub>DDE7</sub>                                 |     | _     | ]                        |         |
| I <sub>DDH9</sub><br>I <sub>DD12</sub>                     |    | Ρ |                                                                | V <sub>DDEH9</sub>                                | _   | _     |                          |         |
| צועט                                                       |    | Ρ |                                                                | V <sub>DDE12</sub>                                | _   | _     |                          |         |
| 1                                                          | сс | Ρ | Slow/medium I/O weak                                           | 3.0 V-3.6 V                                       | 15  | _     | 95                       |         |
| I <sub>ACT_S</sub>                                         |    | Ρ | pull-up/down current <sup>16</sup>                             | 4.75 V–5.25 V                                     | 35  |       | 200                      | μA      |

| Table 21. | DC electrical specifications <sup>(1)</sup> (continued) |
|-----------|---------------------------------------------------------|
|           |                                                         |



| Sumbal                 |    | с | Parameter                                                                    | Conditions                                                                                                                   |      | Value |     | Unit |  |
|------------------------|----|---|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|-------|-----|------|--|
| Symbol                 |    | C | Parameter                                                                    | Conditions                                                                                                                   | Min  | Тур   | Max |      |  |
|                        |    | Ρ |                                                                              | 1.62 V–1.98 V                                                                                                                | 36   | _     | 120 |      |  |
| I <sub>ACT_F</sub>     | СС | Ρ | Fast I/O weak pull-<br>up/down current <sup>(16)</sup>                       | 2.25 V–2.75 V                                                                                                                | 34   | _     | 139 | μA   |  |
|                        |    | Ρ | ap/down outront                                                              | 3.0 V–3.6 V                                                                                                                  | 42   | —     | 158 |      |  |
| I <sub>ACT_MV_PU</sub> | сс | С | Multi-voltage pad weak<br>pull-up current                                    | $V_{DDE} = 3.0 - 3.6 V^{(7)},$<br>multi-voltage,<br>high swing mode<br>only                                                  | 10   | _     | 75  | μA   |  |
|                        |    | С |                                                                              | 4.75 V–5.25 V                                                                                                                | 25   | _     | 175 |      |  |
| I <sub>ACT_MV_PD</sub> | сс | С | Multi-voltage pad weak<br>pull-down current                                  | $\begin{array}{l} V_{DDE}=3.0-\\ 3.6\ V^{(7)},\\ multi-voltage,\\ all process corners,\\ high swing mode\\ only \end{array}$ | 10   | _     | 60  | μA   |  |
|                        |    | С |                                                                              | 4.75 V–5.25 V                                                                                                                | 25   | _     | 200 |      |  |
| I <sub>INACT_D</sub>   | сс | Ρ | I/O input leakage<br>current <sup>(17)</sup>                                 | _                                                                                                                            | -2.5 | _     | 2.5 | μA   |  |
| I <sub>IC</sub>        | SR | Т | DC injection current (per<br>pin)                                            | —                                                                                                                            | -1.0 | _     | 1.0 | mA   |  |
|                        |    | Ρ | Analog input current,<br>channel off, AN[0:7] <sup>(18)</sup>                | —                                                                                                                            | -250 | _     | 250 |      |  |
| I <sub>INACT_A</sub>   | SR | Ρ | Analog input current,<br>channel off, all other<br>analog pins <sup>18</sup> | _                                                                                                                            | -150 | _     | 150 | nA   |  |
|                        |    | D |                                                                              | DSC(PCR[8:9]) =<br>0b00                                                                                                      | _    | _     | 10  |      |  |
| C                      | сс | D | Load capacitance (fast                                                       | DSC(PCR[8:9]) =<br>0b01                                                                                                      | _    | _     | 20  |      |  |
| CL                     |    | D | I/O) <sup>(19)</sup>                                                         | DSC(PCR[8:9]) =<br>0b10                                                                                                      | _    | _     | 30  | – pF |  |
|                        |    | D |                                                                              | DSC(PCR[8:9]) =<br>0b11                                                                                                      | _    | _     | 50  |      |  |
| C <sub>IN</sub>        | сс | D | Input capacitance (digital pins)                                             | _                                                                                                                            | _    | _     | 7   | pF   |  |
| C <sub>IN_A</sub>      | сс | D | Input capacitance (analog pins)                                              | _                                                                                                                            | _    | _     | 10  | pF   |  |
| C <sub>IN_M</sub>      | сс | D | Input capacitance (digital and analog pins <sup>(20)</sup> )                 | _                                                                                                                            | _    | _     | 12  | pF   |  |
| R <sub>PUPD200K</sub>  | SR | с | Weak pull-up/down<br>resistance <sup>(21)</sup> , 200 kΩ<br>option           | _                                                                                                                            | 130  | _     | 280 | kΩ   |  |

| Table 21. | DC electrical | specifications <sup>(1)</sup> | (continued) | ) |
|-----------|---------------|-------------------------------|-------------|---|
|-----------|---------------|-------------------------------|-------------|---|



| Symbol                                             |    | с | Parameter                                                            | Conditions                                                                          |       | Value |       | Unit |
|----------------------------------------------------|----|---|----------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|-------|-------|------|
| Symbol                                             |    | C | Farameter                                                            | Conditions                                                                          | Min   | Тур   | Мах   | Unit |
| R <sub>PUPD100K</sub>                              | SR | С | Weak pull-up/down resistance <sup>(21)</sup> , 100 k $\Omega$ option | —                                                                                   | 65    | _     | 140   | kΩ   |
| R <sub>PUPD5K</sub> SR -                           |    | С | Weak pull-up/down                                                    | 5 V ± 10% supply                                                                    | 1.4   | _     | 5.2   | kΩ   |
|                                                    |    | С | resistance <sup>(21)</sup> , 5 k $\Omega$ option                     | 3.3 V ± 10% supply                                                                  | 1.7   | _     | 7.7   | K52  |
| R <sub>PUPD5K</sub>                                | SR | С | Weak Pull-Up/Down<br>Resistance <sup>(21)</sup> ,<br>5 kΩ Option     | 5 V $\pm$ 5% supply                                                                 | 1.4   | _     | 7.5   | kΩ   |
| R <sub>PUPDMTCH</sub>                              | сс | С | Pull-up/Down<br>Resistance matching<br>ratios (100K/200K)            | Pull-up and pull-<br>down resistances<br>both enabled and<br>settings are<br>equal. | -2.5  | _     | 2.5   | %    |
| T <sub>A</sub> (T <sub>L</sub> to T <sub>H</sub> ) | SR | Ρ | Operating temperature<br>range - ambient<br>(packaged)               | _                                                                                   | -40.0 | _     | 125.0 | °C   |
| _                                                  | SR | D | Slew rate on power supply pins                                       | _                                                                                   | _     | _     | 25    | V/ms |

 Table 21.
 DC electrical specifications<sup>(1)</sup> (continued)

1. These specifications are design targets and subject to change per device characterization.

2. These specifications apply when  $V_{RC33}$  is supplied externally, after disabling the internal regulator ( $V_{DDREG} = 0$ ).

3. ADC is functional with 4 V  $\leq$  V<sub>DDA</sub>  $\leq$  4.75 V but with derated accuracy. This means the ADC will continue to function at full speed with no undesirable behavior, but the accuracy will be degraded.

- The V<sub>DDF</sub> supply is connected to V<sub>DD</sub> in the package substrate. This specification applies to calibration package devices only.
- 5.  $V_{FLASH}$  is available in the calibration package only.
- 6. Regulator is functional, with derated performance, with supply voltage down to 4.0 V
- 7. Multi-voltage power supply cannot be below 4.5 V when in low-swing mode
- 8. The slew rate (SRC) setting must be 0b11 when in low-swing mode.
- 9. While in low-swing mode there are no restrictions in transitioning to high-swing mode.
- 10. Pin in low-swing mode can accept a 5 V input
- 11. All  $V_{OL}/V_{OH}$  values 100% tested with ± 2 mA load except where otherwise noted
- 12. Bypass mode, system clock @ 1 MHz (using system clock divider), PLL shut down, CPU running simple executive code, 4 x ADC conversion every 10 ms, 2 x PWM channels @ 1 kHz, all other modules stopped.
- 13. Bypass mode, system clock @ 1 MHz (using system clock divider), CPU stopped, PIT running, all other modules stopped
- 14. If 1.2V and 3.3V internal regulators are on, then iddreg=70mA
- If supply is external that is 3.3V internal regulator is off, then iddreg=15mA
- 15. Power requirements for each I/O segment are dependent on the frequency of operation and load of the I/O pins on a particular I/O segment, and the voltage of the I/O segment. See *Table 22* for values to calculate power dissipation for specific operation. The total power consumption of an I/O segment is the sum of the individual power consumptions for each pin on the segment.
- 16. Absolute value of current, measured at  $\rm V_{IL}$  and  $\rm V_{IH}$
- 17. Weak pull-up/down inactive. Measured at  $V_{DDE} = 3.6$  V and  $V_{DDEH} = 5.25$  V. Applies to all digital pad types.
- 18. Maximum leakage occurs at maximum operating temperature. Leakage current decreases by approximately one-half for each 8 to 12 °C, in the ambient temperature range of 50 to 125 °C. Applies to analog pads.
- 19. Applies to CLKOUT, external bus pins, and Nexus pins



- 20. Applies to the FCK, SDI, SDO, and SDS pins
- 21. This programmable option applies only to eQADC differential input channels and is used for biasing and sensor diagnostics.

## 3.9 I/O pad current specifications

The power consumption of an I/O segment depends on the usage of the pins on a particular segment. The power consumption is the sum of all output pin currents for a particular segment. The output pin current can be calculated from *Table 22* based on the voltage, frequency, and load on the pin. Use linear scaling to calculate pin currents for voltage, frequency, and load parameters that fall outside the values given in *Table 22*.

| Pad type | Symbol                  |        | с | Period<br>(ns) | Load <sup>(2)</sup><br>(pF) | V <sub>DDE</sub><br>(V) | Drive/Slew rate select | I <sub>DDE</sub> Avg<br>(mA) <sup>(3)</sup> | I <sub>DDE</sub> RMS<br>(mA) |
|----------|-------------------------|--------|---|----------------|-----------------------------|-------------------------|------------------------|---------------------------------------------|------------------------------|
|          |                         | C<br>C | D | 37             | 50                          | 5.25                    | 11                     | 9                                           | _                            |
| Slow     | I                       | C<br>C | D | 130            | 50                          | 5.25                    | 01                     | 2.5                                         | _                            |
| 31000    | Idrv_ssr_hv             | C<br>C | D | 650            | 50                          | 5.25                    | 00                     | 0.5                                         | _                            |
|          |                         | C<br>C | D | 840            | 200                         | 5.25                    | 00                     | 1.5                                         | _                            |
|          |                         | C<br>C | D | 24             | 50                          | 5.25                    | 11                     | 14                                          | _                            |
| Medium   | I                       | C<br>C | D | 62             | 50                          | 5.25                    | 01                     | 5.3                                         |                              |
| Medium   | I <sub>DRV_MSR_HV</sub> | C<br>C | D | 317            | 50                          | 5.25                    | 00                     | 1.1                                         | _                            |
|          |                         | C<br>C | D | 425            | 200                         | 5.25                    | 00                     | 3                                           |                              |

Table 22. I/O pad average I<sub>DDE</sub> specifications<sup>(1)</sup>



|                            | J J DDE                   |        |   |                |                             |                         |                           |                                             |                              |  |
|----------------------------|---------------------------|--------|---|----------------|-----------------------------|-------------------------|---------------------------|---------------------------------------------|------------------------------|--|
| Pad type                   | Symbol                    |        | с | Period<br>(ns) | Load <sup>(2)</sup><br>(pF) | V <sub>DDE</sub><br>(V) | Drive/Slew<br>rate select | I <sub>DDE</sub> Avg<br>(mA) <sup>(3)</sup> | I <sub>DDE</sub> RMS<br>(mA) |  |
|                            |                           | сc     | D | 10             | 50                          | 3.6                     | 11                        | 22.7                                        | 68.3                         |  |
|                            |                           | сc     | D | 10             | 30                          | 3.6                     | 10                        | 12.1                                        | 41.1                         |  |
|                            |                           | C<br>C | D | 10             | 20                          | 3.6                     | 01                        | 8.3                                         | 27.7                         |  |
| Fast                       | I <sub>DRV_FC</sub>       | C<br>C | D | 10             | 10                          | 3.6                     | 00                        | 4.44                                        | 14.3                         |  |
| Fasi                       |                           | C<br>C | D | 10             | 50                          | 1.98                    | 11                        | 12.5                                        | 31                           |  |
|                            |                           | C<br>C | D | 10             | 30                          | 1.98                    | 10                        | 7.3                                         | 18.6                         |  |
|                            |                           | C<br>C | D | 10             | 20                          | 1.98                    | 01                        | 5.42                                        | 12.6                         |  |
|                            |                           | C<br>C | D | 10             | 10                          | 1.98                    | 00                        | 2.84                                        | 6.4                          |  |
|                            |                           | C<br>C | D | 20             | 50                          | 5.25                    | 11                        | 9                                           | _                            |  |
| MultiV                     |                           | C<br>C | D | 30             | 50                          | 5.25                    | 01                        | 6.1                                         | _                            |  |
| (High swing mode)          | IDRV_MULTV_HV             | C<br>C | D | 117            | 50                          | 5.25                    | 00                        | 2.3                                         | _                            |  |
|                            |                           | C<br>C | D | 212            | 200                         | 5.25                    | 00                        | 5.8                                         | _                            |  |
| MultiV<br>(Low swing mode) | I <sub>DRV_MULTV_HV</sub> | C<br>C | D | 30             | 30                          | 5.25                    | 11                        | 3.4                                         | —                            |  |

 Table 22.
 I/O pad average I<sub>DDE</sub> specifications<sup>(1)</sup> (continued)

1. Numbers from simulations at best case process, 150 °C

2. All loads are lumped.

3. Average current is for pad configured as output only

## 3.9.1 I/O pad V<sub>RC33</sub> current specifications

The power consumption of the V<sub>RC33</sub> supply is dependent on the usage of the pins on all I/O segments. The power consumption is the sum of all input and output pin V<sub>RC33</sub> currents for all I/O segments. The output pin V<sub>RC33</sub> current can be calculated from *Table 23* based on the voltage, frequency, and load on all fast pins. The input pin V<sub>RC33</sub> current can be calculated from *Table 23* based on the voltage, frequency, and load on the voltage, frequency, and load on all medium pins. Use linear scaling to calculate pin currents for voltage, frequency, and load parameters that fall outside the values given in *Table 23*.



| able 26. We had VRC33 average IDE speementions |                           |    |   |                |                             |                 |                               |                               |  |  |
|------------------------------------------------|---------------------------|----|---|----------------|-----------------------------|-----------------|-------------------------------|-------------------------------|--|--|
| Pad type                                       | Symbol                    |    | с | Period<br>(ns) | Load <sup>(2)</sup><br>(pF) | Drive<br>select | I <sub>DD33</sub> Avg<br>(μA) | I <sub>DD33</sub> RMS<br>(μΑ) |  |  |
|                                                |                           | CC | D | 100            | 50                          | 11              | 0.8                           | 235.7                         |  |  |
| Slow                                           |                           | CC | D | 200            | 50                          | 01              | 0.04                          | 87.4                          |  |  |
| Slow                                           | I <sub>DRV_SSR_HV</sub>   | CC | D | 800            | 50                          | 00              | 0.06                          | 47.4                          |  |  |
|                                                |                           | CC | D | 800            | 200                         | 00              | 0.009                         | 47                            |  |  |
|                                                | I <sub>DRV_MSR_HV</sub>   | CC | D | 40             | 50                          | 11              | 2.75                          | 258                           |  |  |
| Medium                                         |                           | CC | D | 100            | 50                          | 01              | 0.11                          | 76.5                          |  |  |
| Mediam                                         |                           | CC | D | 500            | 50                          | 00              | 0.02                          | 56.2                          |  |  |
|                                                |                           | CC | D | 500            | 200                         | 00              | 0.01                          | 56.2                          |  |  |
|                                                |                           | CC | D | 20             | 50                          | 11              | 33.4                          | 35.4                          |  |  |
| MultiV <sup>(3)</sup>                          |                           | CC | D | 30             | 50                          | 01              | 33.4                          | 34.8                          |  |  |
| (High swing<br>mode)                           | IDRV_MULTV_HV             | CC | D | 117            | 50                          | 00              | 33.4                          | 33.8                          |  |  |
|                                                |                           | CC | D | 212            | 200                         | 00              | 33.4                          | 33.7                          |  |  |
| MultiV <sup>(4)</sup><br>(Low swing mode)      | I <sub>DRV_MULTV_HV</sub> | сс | D | 30             | 30                          | 11              | 33.4                          | 33.7                          |  |  |

Table 23. I/O pad V<sub>RC33</sub> average I<sub>DDE</sub> specifications<sup>(1)</sup>

1. These are typical values that are estimated from simulation and not tested. Currents apply to output pins only.

2. All loads are lumped.

3. Average current is for pad configured as output only

4. In low swing mode, multi-voltage pads must operate in highest slew rate setting, ipp\_sre0 = 1, ipp\_sre1 = 1.

| Pad type | Symbol              |    | С | Period<br>(ns) | Load <sup>(2)</sup><br>(pF) | V <sub>RC33</sub><br>(V) | V <sub>DDE</sub><br>(V) | Drive<br>select | I <sub>DD33</sub> Avg<br>(μA) | Ι <sub>DD33</sub> RMS<br>(μΑ) |
|----------|---------------------|----|---|----------------|-----------------------------|--------------------------|-------------------------|-----------------|-------------------------------|-------------------------------|
|          |                     | CC | D | 10             | 50                          | 3.6                      | 3.6                     | 11              | 2.35                          | 6.12                          |
|          |                     | СС | D | 10             | 30                          | 3.6                      | 3.6                     | 10              | 1.75                          | 4.3                           |
|          |                     | СС | D | 10             | 20                          | 3.6                      | 3.6                     | 01              | 1.41                          | 3.43                          |
| Fast     | 1                   | СС | D | 10             | 10                          | 3.6                      | 3.6                     | 00              | 1.06                          | 2.9                           |
| 1 451    | I <sub>DRV_FC</sub> | СС | D | 10             | 50                          | 3.6                      | 1.98                    | 11              | 1.75                          | 4.56                          |
|          |                     | СС | D | 10             | 30                          | 3.6                      | 1.98                    | 10              | 1.32                          | 3.44                          |
|          |                     | CC | D | 10             | 20                          | 3.6                      | 1.98                    | 01              | 1.14                          | 2.95                          |
|          |                     | CC | D | 10             | 10                          | 3.6                      | 1.98                    | 00              | 0.95                          | 2.62                          |

## Table 24. V<sub>RC33</sub> pad average DC current<sup>(1)</sup>

1. These are typical values that are estimated from simulation and not tested. Currents apply to output pins only.

2. All loads are lumped.



## 3.9.2 LVDS pad specifications

LVDS pads are implemented to support the MSC (Microsecond Channel) protocol which is an enhanced feature of the DSPI module. The LVDS pads are compliant with LVDS specifications and support data rates up to 50 MHz.

| Table 25. | DSPI LVDS pad specification |
|-----------|-----------------------------|
|-----------|-----------------------------|

| Symbol                         |    | C Parameter |                                                      | Condition             | Value |                                          |      | Unit |
|--------------------------------|----|-------------|------------------------------------------------------|-----------------------|-------|------------------------------------------|------|------|
|                                |    | C           | Parameter                                            | Condition             | Min   | Тур                                      | Max  | Unit |
|                                |    |             | Data ra                                              | te                    |       |                                          |      |      |
| f <sub>LVDSCLK</sub>           | CC | D           | D Data frequency — — —                               |                       | 50    | —                                        | MHz  |      |
|                                |    |             | Driver specif                                        | ications              |       |                                          |      |      |
|                                | сс | Ρ           |                                                      | SRC = 0b00 or<br>0b11 | 150   | 150     —     400       90     —     320 |      |      |
| V <sub>OD</sub>                | CC | Ρ           | Differential output voltage                          | SRC = 0b01            | 90    |                                          | 320  | mV   |
|                                | CC | Ρ           |                                                      | SRC = 0b10            | 160   | _                                        | 480  |      |
| V <sub>OC</sub>                | CC | Ρ           | Common mode voltage (LVDS), VOS                      | _                     | 1.06  | 1.2                                      | 1.39 | V    |
| T <sub>R</sub> /T <sub>F</sub> | CC | D           | Rise/Fall time                                       | —                     |       | 2                                        | _    | ns   |
| T <sub>PLH</sub>               | CC | D           | Propagation delay (Low to High)                      | —                     | _     | 4                                        | _    | ns   |
| T <sub>PHL</sub>               | CC | D           | Propagation delay (High to Low)                      | —                     | _     | 4                                        | _    | ns   |
| t <sub>PDSYNC</sub>            | CC | D           | Delay (H/L), sync mode                               | —                     |       | 4                                        | _    | ns   |
| T <sub>DZ</sub>                | CC | D           | Delay, Z to Normal (High/Low)                        | —                     | _     | 500                                      | _    | ns   |
| T <sub>SKEW</sub>              | сс | D           | Differential skew Itphla-tplhbl or Itplhb-<br>tphlal | _                     | _     | _                                        | 0.5  | ns   |
|                                | •  |             | Terminat                                             | ion                   |       |                                          |      |      |
|                                | CC | D           | Transmission line (differential Zo)                  | —                     | 95    | 100                                      | 105  | W    |
|                                | CC | D           | Temperature                                          | —                     | -40   | _                                        | 150  | °C   |

## 3.10 Oscillator and PLLMRFM electrical characteristics

## Table 26. PLLMRFM electrical specifications<sup>(1)</sup>

## $(V_{DDPLL} = 1.08 \text{ V to } 3.6 \text{ V}, V_{SS} = V_{SSPLL} = 0 \text{ V}, T_A = T_L \text{ to } T_H)$

| Symbo                    | Symbol |   | Parameter                                                | Conditions         | Va  | Unit |      |  |
|--------------------------|--------|---|----------------------------------------------------------|--------------------|-----|------|------|--|
| Symbo                    | ,1     | С | Falameter                                                | Conditions         | Min | Мах  | onit |  |
| f <sub>ref_crystal</sub> | С      | Ρ | PLL reference frequency range <sup>(2)</sup>             | Crystal reference  | 4   | 40   | MHz  |  |
| f <sub>ref_ext</sub>     | С      | Ρ |                                                          | External reference | 4   | 80   |      |  |
| f <sub>pll_in</sub>      | C<br>C | D | Phase detector input frequency range (after pre-divider) | _                  | 4   | 16   | MHz  |  |



| Cumh                | Symbol                |   |                                 | to 3.6 V, V <sub>SS</sub> = V <sub>SSPLL</sub> = |                                           |                               | lue                           | Unit                  |  |
|---------------------|-----------------------|---|---------------------------------|--------------------------------------------------|-------------------------------------------|-------------------------------|-------------------------------|-----------------------|--|
| Symbo               | DI                    | С | Pa                              | rameter                                          | Conditions                                | Min                           | Max                           | Unit                  |  |
| f <sub>vco</sub>    | C<br>C                | D | VCO frequency ra                | nge                                              | _                                         | 256                           | 512                           | MHz                   |  |
| f <sub>sys</sub>    | C<br>C                | т | On-chip PLL frequ               | iency <sup>(2)</sup>                             | _                                         | 16                            | 150                           | MHz                   |  |
| f <sub>sys</sub>    | С                     | Т | System frequency                | r in bypass mode <sup>(3)</sup>                  | Crystal reference                         | 4                             | 40                            | MHz                   |  |
| isys                | С                     | Т |                                 |                                                  | External reference                        | 0                             | 80                            |                       |  |
| t <sub>CYC</sub>    | C<br>C                | D | System clock period             | od                                               | —                                         | —                             | 1 / f <sub>sys</sub>          | ns                    |  |
| f <sub>LORL</sub>   | С                     | D | Loss of reference               | frequency window <sup>(4)</sup>                  | Lower limit                               | 1.6                           | 3.7                           | MHz                   |  |
| f <sub>LORH</sub>   | С                     | D |                                 |                                                  | Upper limit                               | 24                            | 56                            |                       |  |
| f <sub>SCM</sub>    | C<br>C                | Ρ | Self-clocked mode               | e frequency <sup>(5)(6)</sup>                    | _                                         | 1.2                           | 72.25                         | MHz                   |  |
|                     | с                     | С | CLKOUT period                   | Peak-to-peak (clock<br>edge to clock edge)       | f movimum                                 | -5                            | 5                             | % f <sub>CLKOUT</sub> |  |
| C <sub>JITTER</sub> | C <sub>JITTER</sub> C | С | jitter <sup>(7)(8)(9)(10)</sup> | Long-term jitter (avg.<br>over 2 ms interval)    | f <sub>SYS</sub> maximum                  | -6                            | 6                             | ns                    |  |
| t <sub>cst</sub>    | C<br>C                | т | Crystal start-up tin            | ne <sup>(11)(12)</sup>                           | _                                         | _                             | 10                            | ms                    |  |
|                     | с                     | D |                                 | uelte ere                                        | Crystal mode <sup>(13)</sup>              | Vxtal<br>+ 0.4                |                               | N                     |  |
| V <sub>IHEXT</sub>  | С                     |   | EXTAL input high                | voltage                                          | External reference <sup>(13)(14)</sup>    | V <sub>RC33</sub> /2<br>+ 0.4 | V <sub>RC33</sub>             | V                     |  |
|                     | C<br>C                | D | EXTAL input low v               | velte a e                                        | Crystal mode <sup>(13)</sup>              | _                             | Vxtal<br>- 0.4                | V                     |  |
| V <sub>ILEXT</sub>  | С                     | Т |                                 | onage                                            | External<br>reference <sup>(13)(14)</sup> | 0                             | V <sub>RC33</sub> /2<br>- 0.4 |                       |  |
|                     | C<br>C                | Т | XTAL load capacit               | ance                                             |                                           | 5                             | 30                            | pF                    |  |
|                     |                       |   |                                 |                                                  | 4 MHz                                     | 5                             | 30                            |                       |  |
|                     |                       |   |                                 |                                                  | 8 MHz                                     | 5                             | 26                            |                       |  |
| _                   | с<br>с                | С | XTAL load capacit               | ance <sup>(11)</sup>                             | 12 MHz                                    | 5                             | 23                            | рF                    |  |
|                     | С                     |   |                                 |                                                  | 16 MHz                                    | 5                             | 19                            | hL hL                 |  |
|                     |                       |   |                                 |                                                  | 20 MHz                                    | 5                             | 16                            |                       |  |
|                     |                       |   |                                 |                                                  | 40 MHz                                    | 5                             | 8                             |                       |  |
| t <sub>IpII</sub>   | C<br>C                | Ρ | PLL lock time <sup>(11)(1</sup> | 5)                                               | _                                         |                               | 200                           | μs                    |  |
| t <sub>dc</sub>     | C<br>C                | D | Duty cycle of refer             | rence                                            | _                                         | 40                            | 60                            | %                     |  |

## Table 26. PLLMRFM electrical specifications<sup>(1)</sup>

## ( $V_{DDPLL}$ = 1.08 V to 3.6 V, $V_{SS}$ = $V_{SSPLL}$ = 0 V, $T_A$ = $T_L$ to $T_H$ ) (continued)



#### Table 26. PLLMRFM electrical specifications<sup>(1)</sup>

#### ( $V_{DDPLL}$ = 1.08 V to 3.6 V, $V_{SS}$ = $V_{SSPLL}$ = 0 V, $T_A$ = $T_L$ to $T_H$ ) (continued)

| Symbo            | Symbol |   | Parameter                            | Conditions    | Va    | lue  | Unit               |  |
|------------------|--------|---|--------------------------------------|---------------|-------|------|--------------------|--|
| Symbo            | 71     | С | Falameter                            |               |       | Мах  |                    |  |
| flck             | C<br>C | D | Frequency LOCK range                 | _             | -6    | 6    | % f <sub>sys</sub> |  |
| f <sub>UL</sub>  | C<br>C | D | Frequency un-LOCK range              | _             | -18   | 18   | % f <sub>sys</sub> |  |
| f <sub>CS</sub>  | С      | D | Modulation dopth                     | Center spread | ±0.25 | ±4.0 | 0/ f               |  |
| f <sub>DS</sub>  | С      | D | - Modulation depth                   | Down spread   | -0.5  | -8.0 | % f <sub>sys</sub> |  |
| f <sub>MOD</sub> | C<br>C | D | Modulation frequency <sup>(16)</sup> | _             | _     | 100  | kHz                |  |

1. All values given are initial design targets and subject to change.

- 2. Considering operation with PLL not bypassed
- 3. All internal registers retain data at 0 Hz.

4. "Loss of Reference Frequency" window is the reference frequency range outside of which the PLL is in self clocked mode.

- Self clocked mode frequency is the frequency that the PLL operates at when the reference frequency falls outside the f<sub>LOR</sub> window.
- f<sub>VCO</sub> self clock range is 20–150 MHz. f<sub>SCM</sub> represents f<sub>SYS</sub> after PLL output divider (ERFD) of 2 through 16 in enhanced mode.
- 7. This value is determined by the crystal manufacturer and board design.
- Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>SYS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDPLL</sub> and V<sub>SSPLL</sub> and variation in crystal oscillator frequency increase the C<sub>JITTER</sub> percentage for a given interval.
- 9. Proper PC board layout procedures must be followed to achieve specifications.
- Values are with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of C<sub>JITTER</sub> and either f<sub>CS</sub> or f<sub>DS</sub> (depending on whether center spread or down spread modulation is enabled).
- 11. This value is determined by the crystal manufacturer and board design. For 4 MHz to 40 MHz crystals specified for this PLL, load capacitors should not exceed these limits.
- 12. Proper PC board layout procedures must be followed to achieve specifications.
- 13. This parameter is guaranteed by design rather than 100% tested.
- 14.  $V_{IHEXT}$  cannot exceed  $V_{RC33}$  in external reference mode.
- 15. This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR).
- 16. Modulation depth will be attenuated from depth setting when operating at modulation frequencies above 50 kHz.

# 3.11 Temperature sensor electrical characteristics

#### Table 27. Temperature sensor electrical characteristics

| Symbol |    | c | Parameter                       | eter Conditions |     | Unit |     |      |
|--------|----|---|---------------------------------|-----------------|-----|------|-----|------|
| Symbo  | "  | 0 | Farameter                       | Conditions      | Min | Тур  | Мах | onic |
| _      | СС | С | Temperature<br>monitoring range |                 | -40 | _    | 150 | °C   |



| Symbol |    | C | Parameter   | Conditions                     |     | Unit |     |       |  |
|--------|----|---|-------------|--------------------------------|-----|------|-----|-------|--|
| Symbo  | ,, | C | Farameter   | Conditions                     | Min | Тур  | Max | Unit  |  |
| —      | CC | С | Sensitivity |                                | —   | 6.3  | _   | mV/°C |  |
| _      | CC | С | Accuracy    | T <sub>J</sub> = -40 to 150 °C | -10 |      | 10  | °C    |  |

#### Table 27. Temperature sensor electrical characteristics (continued)

## **3.12** eQADC electrical characteristics

| Table 28. | eQADC conversion specifications | (operating) |
|-----------|---------------------------------|-------------|
|           | eqabe conversion specifications | (operating) |

| Symbol             |    | С | Parameter                              | Va      | lue    | Unit            |
|--------------------|----|---|----------------------------------------|---------|--------|-----------------|
| Syn                |    | C | Falameter                              | min max |        |                 |
| f <sub>ADCLK</sub> | SR | — | ADC clock (ADCLK) frequency            | 2       | 16     | MHz             |
| сс                 | СС | D | Conversion cycles                      | 2+13    | 128+14 | ADCLK<br>cycles |
| T <sub>SR</sub>    | CC | С | Stop mode recovery time <sup>(1)</sup> | _       | 10     | μs              |
| f <sub>ADCLK</sub> | SR | _ | ADC clock (ADCLK) frequency            | 2       | 16     | mV              |

1. Stop mode recovery time is the time from the setting of either of the enable bits in the ADC Control Register to the time that the ADC is ready to perform conversions.Delay from power up to full accuracy = 8 ms.

| Table 29. eQADC single ended conversion specifications (oper |
|--------------------------------------------------------------|
|--------------------------------------------------------------|

| Symbol           |    | с | Parameter                                                           | v    | Unit             |        |
|------------------|----|---|---------------------------------------------------------------------|------|------------------|--------|
| Symbo            |    | C | Falameter                                                           | min  | max              | Onit   |
| OFFNC            | CC | С | Offset error without calibration                                    | 0    | 160              | Counts |
| OFFWC            | CC | С | Offset error with calibration                                       | -4   | 4                | Counts |
| GAINNC           | CC | С | Full scale gain error without calibration                           | -160 | 0                | Counts |
| GAINWC           | CC | С | Full scale gain error with calibration                              | -4   | 4                | Counts |
| I <sub>INJ</sub> | сс | Т | Disruptive input injection current <sup>(1), (2),</sup><br>(3), (4) | -3   | 3                | mA     |
| E <sub>INJ</sub> | сс | Т | Incremental error due to injection current <sup>(5),(6)</sup>       | -4   | 4                | Counts |
| TUE8             | CC | С | Total unadjusted error (TUE) at 8 MHz                               | -4   | 4 <sup>(6)</sup> | Counts |
| TUE16            | СС | С | Total unadjusted error at 16 MHz                                    | -8   | 8                | Counts |

 Below disruptive current conditions, the channel being stressed has conversion values of 0x3FF for analog inputs greater then V<sub>RH</sub> and 0x0 for values less then V<sub>RL</sub>. Other channels are not affected by nondisruptive conditions.

2. Exceeding limit may cause conversion error on stressed channels and on unstressed channels. Transitions within the limit do not affect device reliability or cause permanent damage.

3. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values using  $V_{POSCLAMP} = V_{DDA} + 0.5$  V and  $V_{NEGCLAMP} = -0.3$  V, then use the larger of the calculated values.

4. Condition applies to two adjacent pins at injection limits.



- 5. Performance expected with production silicon.
- 6. All channels have same 10 k $\Omega$  < Rs < 100 k $\Omega$ ; Channel under test has Rs=10 k $\Omega$ ;  $I_{INJ}=\underline{I}_{INJMAX}$ ,  $I_{INJMIN}$

| Symbol   |        | с | Parameter          |               | Va                         | Value            |        |  |  |
|----------|--------|---|--------------------|---------------|----------------------------|------------------|--------|--|--|
| Synn     | Cymbol |   | Faramet            | ei            | min                        | max              | — Unit |  |  |
|          | CC     | _ | Variable gain ampl | ifier accura  | cy (gain=1) <sup>(2)</sup> |                  |        |  |  |
|          | СС     | С | INL                | 8 MHz<br>ADC  | -4                         | 4                | Counts |  |  |
| GAINVGA1 | СС     | С |                    | 16 MHz<br>ADC | -8                         | 8                | Counts |  |  |
|          | СС     | С | DNL                | 8 MHz<br>ADC  | -3 <sup>(4)</sup>          | 3 <sup>(4)</sup> | Counts |  |  |
|          | СС     | С |                    | 16 MHz<br>ADC | -3 <sup>(4)</sup>          | 3 <sup>(4)</sup> | Counts |  |  |
|          | CC     | _ | Variable gain ampl | ifier accurad | cy (gain=2) <sup>(2)</sup> |                  |        |  |  |
|          | СС     | D | INL                | 8 MHz<br>ADC  | -5                         | 5                | Counts |  |  |
| GAINVGA2 | СС     | D |                    | 16 MHz<br>ADC | -8                         | 8                | Counts |  |  |
|          | СС     | D | DNL                | 8 MHz<br>ADC  | -3                         | 3                | Counts |  |  |
|          | СС     | D |                    | 16 MHz<br>ADC | -3                         | 3                | Counts |  |  |
|          | CC     | _ | Variable gain ampl | ifier accurad | cy (gain=4) <sup>(2)</sup> |                  |        |  |  |
|          | СС     | D | INL                | 8 MHz<br>ADC  | -7                         | 7                | Counts |  |  |
| GAINVGA4 | СС     | D |                    | 16 MHz<br>ADC | -8                         | 8                | Counts |  |  |
|          | СС     | D | DNL                | 8 MHz<br>ADC  | -4                         | 4                | Counts |  |  |
| -        | СС     | D |                    | 16 MHz<br>ADC | -4                         | 4                | Counts |  |  |

 Table 30.
 eQADC differential ended conversion specifications (operating)



| Symbol               |    | с | Parameter                                                                        |                                 | Va                                             | Unit                                           |      |
|----------------------|----|---|----------------------------------------------------------------------------------|---------------------------------|------------------------------------------------|------------------------------------------------|------|
|                      |    | 0 | Faramen                                                                          |                                 | min                                            | max                                            | Unit |
| DIFF <sub>max</sub>  | СС | С | Maximum                                                                          | PREGAIN<br>set to 1X<br>setting | _                                              | (VRH - VRL)/2                                  | V    |
| DIFF <sub>max2</sub> | сс | С | differential voltage<br>(DANx+ - DANx-)<br>or (DANx                              | PREGAIN<br>set to 2X<br>setting | _                                              | (VRH - VRL)/4                                  | V    |
| DIFF <sub>max4</sub> | СС | С | DANx+) <sup>(5)</sup>                                                            | PREGAIN<br>set to 4X<br>setting | _                                              | (VRH - VRL)/8                                  | V    |
| DIFF <sub>cmv</sub>  | СС | С | Differential input<br>Common mode<br>voltage (DANx- +<br>DANx+)/2 <sup>(5)</sup> | _                               | (V <sub>RH</sub> + V <sub>RL</sub> )/2 -<br>5% | (V <sub>RH</sub> + V <sub>RL</sub> )/2 +<br>5% | V    |

| Table 30. eQADC differential ended conversion specifications (operating) (continued | Table 30. | eQADC differential | ended conversion | specifications | (operating) | (continued) |
|-------------------------------------------------------------------------------------|-----------|--------------------|------------------|----------------|-------------|-------------|
|-------------------------------------------------------------------------------------|-----------|--------------------|------------------|----------------|-------------|-------------|

1. Applies only to differential channels.

Variable gain is controlled by setting the PRE\_GAIN bits in the ADC\_ACR1-8 registers to select a gain factor of ×1, ×2, or ×4. Settings are for differential input only. Tested at ×1 gain. Values for other settings are guaranteed by as indicated.

3. At  $V_{RH}-V_{RL}$  = 5.12 V, one LSB = 1.25 mV.

4. Guaranteed 10-bit mono tonicity.

5. Voltages between VRL and VRH will not cause damage to the pins. However, they may not be converted accurately if the differential voltage is above the maximum differential voltage. In addition, conversion errors may occur if the common mode voltage of the differential signal violates the Differential Input common mode voltage specification.

# 3.13 Configuring SRAM wait states

Use the SWSC field in the ECSM\_MUDCR register to specify an additional wait state for the device SRAM. By default, no wait state is added.

| Table 31. | Cutoff frequency for additional SRAM wait state |
|-----------|-------------------------------------------------|
|-----------|-------------------------------------------------|

| (1) | SWSC Value |
|-----|------------|
| 98  | 0          |
| 153 | 1          |

1. Max frequencies including 2% PLL FM.

Please see the device reference manual for details.



## 3.14 Platform flash controller electrical characteristics

| Table 32. | APC, RWSC, WWSC settings vs. frequency of operation <sup>(1)</sup> |
|-----------|--------------------------------------------------------------------|
|-----------|--------------------------------------------------------------------|

| Max. Flash Operating<br>Frequency (MHz) <sup>(2)</sup> | APC <sup>(3)</sup> | RWSC <sup>(3)</sup> | wwsc |  |
|--------------------------------------------------------|--------------------|---------------------|------|--|
| 20 MHz                                                 | 0b000              | 0b000               | 0b01 |  |
| 61 MHz                                                 | 0b001              | 0b001               | 0b01 |  |
| 90 MHz                                                 | 0b010              | 0b010               | 0b01 |  |
| 123 MHz                                                | 0b011              | 0b011               | 0b01 |  |
| 153 MHz                                                | 0b100              | 0b100               | 0b01 |  |

 APC, RWSC and WWSC are fields in the flash memory BIUCR register used to specify wait states for address pipelining and read/write accesses. Illegal combinations exist—all entries must be taken from the same row.

2. Max frequencies including 2% PLL FM.

3. APC must be equal to RWSC.

## 3.15 Flash memory electrical characteristics

| # | Symbol                   | Symbol |   | Symbol C                                    |     | ool C |      | Parameter | Min | Тур | Initial<br>max <sup>(2)</sup> | Max <sup>(3)</sup> | Unit |
|---|--------------------------|--------|---|---------------------------------------------|-----|-------|------|-----------|-----|-----|-------------------------------|--------------------|------|
| 1 | T <sub>dwprogram</sub>   | C<br>C | С | Double Word (64 bits) Program Time          | _   | 30    |      | 500       | μs  |     |                               |                    |      |
| 2 | T <sub>pprogram</sub>    | сv     | С | Page Program Time <sup>(4)</sup>            | _   | 40    | 160  | 500       | μs  |     |                               |                    |      |
| 3 | T <sub>16kpperase</sub>  | сv     | С | 16 KB Block Pre-program and Erase Time      |     |       | 1000 | 5000      | ms  |     |                               |                    |      |
| 5 | T <sub>64kpperase</sub>  | СС     | С | 64 KB Block Pre-program and Erase Time      | _   |       | 1800 | 5000      | ms  |     |                               |                    |      |
| 6 | T <sub>128kpperase</sub> | C<br>C | с | 128 KB Block Pre-program and Erase Time     | _   | _     | 2600 | 7500      | ms  |     |                               |                    |      |
| 7 | T <sub>256kpperase</sub> | C<br>C | С | 256 KB Block Pre-program and Erase Time     | _   | _     | 5200 | 15000     | ms  |     |                               |                    |      |
| 8 | T <sub>psrt</sub>        | S<br>R |   | Program suspend request rate <sup>(5)</sup> | 100 | _     | _    | _         | μs  |     |                               |                    |      |
| 9 | T <sub>esrt</sub>        | S<br>R |   | Erase suspend request rate <sup>(6)</sup>   | 10  |       |      |           | ms  |     |                               |                    |      |

1. Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization.

2. Initial factory condition: ≤ 100 program/erase cycles, 25 °C, typical supply voltage, 80 MHz minimum system frequency.

3. The maximum erase time occurs after the specified number of program/erase cycles. This maximum value is characterized but not guaranteed.



- 4. Page size is 128 bits (4 words)
- 5. Time between program suspend resume and the next program suspend request.
- 6. Time between erase suspend resume and the next erase suspend request.

| Symbol       |    | с | Parameter Conditions                                                                                                                           |                                    | Value  |        | Unit   |
|--------------|----|---|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------|--------|--------|
|              |    | C |                                                                                                                                                |                                    | Min    | Тур    | Unit   |
| P/E          | СС | D | Number of program/erase<br>cycles per block for 16 KB,<br>48 KB, and 64 KB blocks over<br>the operating temperature<br>range (T <sub>J</sub> ) | _                                  | 100000 | _      | cycles |
| P/E          | СС | D | Number of program/erase cycles per block for 128 KB and 256 KB blocks over the operating temperature range $(T_J)$                             | _                                  | 1000   | 100000 | cycles |
|              |    | D |                                                                                                                                                | Blocks with 0 – 1000<br>P/E cycles | 20     | _      |        |
| Retention CC |    | D | Minimum data retention at<br>85 °C                                                                                                             | Blocks with 10000 P/E cycles       | 10     | _      | years  |
|              |    | D |                                                                                                                                                | Blocks with 100000 P/E cycles      | 5      |        |        |

#### Table 34. Flash EEPROM module life



# 3.16 AC specifications

#### 3.16.1 Pad AC specifications

#### Table 35. Pad AC specifications $(V_{DDE} = 4.75 V)^{(1)}$

| Name                                       |        | с | Low-to-Hig | ay (ns) <sup>(2)(3)</sup><br> h / High-to-<br>ow | Rise/Fall ec | lge (ns) <sup>(3)(4)</sup> | Drive load<br>(pF) | SRC/DSC           |
|--------------------------------------------|--------|---|------------|--------------------------------------------------|--------------|----------------------------|--------------------|-------------------|
|                                            |        |   | Min        | Max                                              | Min          | Мах                        |                    | MSB, LSB          |
|                                            | C<br>C | D | 4.6/3.7    | 12/12                                            | 2.2/2.2      | 12/12                      | 50                 | 11 <sup>(8)</sup> |
|                                            |        |   |            |                                                  |              |                            |                    | 10 <sup>(9)</sup> |
| Medium <sup>(5)(6)(7)</sup>                | C<br>C | D | 12/13      | 28/34                                            | 5.6/6        | 15/15                      | 50                 | 01                |
|                                            | C<br>C | D | 69/71      | 152/165                                          | 34/35        | 74/74                      | 50                 | 00                |
|                                            | C<br>C | D | 7.3/5.7    | 19/18                                            | 4.4/4.3      | 20/20                      | 50                 | 11 <sup>(8)</sup> |
| (7)(40)                                    | —      |   |            |                                                  |              |                            |                    |                   |
| Slow <sup>(7)(10)</sup>                    | C<br>C | D | 26/27      | 61/69                                            | 13/13        | 34/34                      | 50                 | 01                |
|                                            | C<br>C | D | 137/142    | 320/330                                          | 72/74        | 164/164                    | 50                 | 00                |
|                                            | C<br>C | D | 4.1/3.6    | 10.3/8.9                                         | 3.28/2.98    | 8/8                        | 50                 | 11 <sup>(8)</sup> |
| MultiV <sup>(11)</sup>                     |        |   |            |                                                  |              |                            |                    | 10 <sup>(9)</sup> |
| (High Swing Mode)                          | C<br>C | D | 8.38/6.11  | 16/12.9                                          | 5.48/4.81    | 11/11                      | 50                 | 01                |
|                                            | C<br>C | D | 61.7/10.4  | 92.2/24.3                                        | 42.0/12.2    | 63/63                      | 50                 | 00                |
| MultiV<br>(Low Swing Mode)                 | C<br>C | D | 2.31/2.34  | 7.62/6.33                                        | 1.26/1.67    | 6.5/4.4                    | 30                 | <sub>11</sub> (8) |
| Fast <sup>(12)</sup>                       |        |   |            | ·                                                |              |                            | ·                  |                   |
| Standalone input<br>buffer <sup>(13)</sup> | C<br>C | D | 0.5/0.5    | 1.9/1.9                                          | 0.3/0.3      | ±1.5/1.5                   | 0.5                | _                 |

1. These are worst case values that are estimated from simulation and not tested. The values in the table are simulated at  $V_{DD}$  = 1.14 V to 1.32 V,  $V_{DDEH}$  = 4.75 V to 5.25 V,  $T_A$  =  $T_L$  to  $T_H$ .

2. This parameter is supplied for reference and is not guaranteed by design and not tested.

3. Delay and rise/fall are measured to 20% or 80% of the respective signal.

4. This parameter is guaranteed by characterization before qualification rather than 100% tested.

5. In high swing mode, high/low swing pad V<sub>OL</sub> and V<sub>OH</sub> values are the same as those of the slew controlled output pads.

6. Medium Slew-Rate Controlled Output buffer. Contains an input buffer and weak pull-up/pull-down.

Output delay is shown in *Figure 9* and *Figure 10*. Add a maximum of one system clock to the output delay for delay with respect to system clock.



- 8. Can be used on the tester
- 9. This drive select value is not supported. If selected, it will be approximately equal to 11.
- 10. Slow Slew-Rate Controlled Output buffer. Contains an input buffer and weak pull-up/pull-down.
- 11. Selectable high/low swing I/O pad with selectable slew in high swing mode only
- 12. Fast pads are 3.3 V pads.
- 13. Also has weak pull-up/pull-down.

| Pad type                    |    | с | (ns)<br>Low-to-Hi | t delay<br><sup>(2)(3)</sup><br>_ow | Rise/Fall ed   | lge (ns) <sup>(3)(4)</sup> | Drive load<br>(pF) | SRC/DSC           |  |
|-----------------------------|----|---|-------------------|-------------------------------------|----------------|----------------------------|--------------------|-------------------|--|
|                             |    |   | Min               | Max                                 | Min            | Мах                        |                    | MSB,LSB           |  |
|                             | CC | D | 5.8/4.4           | 18/17                               | 2.7/2.1        | 10/10                      | 50                 | 11 <sup>(8)</sup> |  |
|                             | CC | D | 16/13             | 46/49                               | 11.2/8.6       | 34/34                      | 200                | 1157              |  |
|                             |    |   |                   |                                     | _              |                            |                    | 10 <sup>(9)</sup> |  |
| Medium <sup>(5)(6)(7)</sup> | CC | D | 14/16             | 37/45                               | 6.5/6.7        | 19/19                      | 50                 | 01                |  |
|                             | CC | D | 27/27             | 69/82                               | 15/13          | 43/43                      | 200                | 01                |  |
|                             | СС | D | 83/86             | 200/210                             | 38/38          | 86/86                      | 50                 | 00                |  |
|                             | CC | D | 113/109           | 270/285                             | 53/46          | 120/120                    | 200                | 00                |  |
|                             | СС | D | 9.2/6.9           | 27/28                               | 5.5/4.1        | 20/20                      | 50                 | 11                |  |
|                             | СС | D | 30/23             | 81/87                               | 21/16          | 63/63                      | 200                | 11                |  |
|                             | _  |   |                   |                                     |                |                            |                    | 10 <sup>(9)</sup> |  |
| Slow <sup>(7)(10)</sup>     | СС | D | 31/31             | 80/90                               | 15.4/15.4      | 42/42                      | 50                 | 01                |  |
|                             | CC | D | 58/52             | 144/155                             | 32/26          | 82/85                      | 200                | 01                |  |
|                             | CC | D | 162/168           | 415/415                             | 80/82          | 190/190                    | 50                 | 00                |  |
|                             | СС | D | 216/205           | 533/540                             | 106/95         | 250/250                    | 200                | 00                |  |
|                             | СС | D | _                 | 3.7/3.1                             | -              | 10/10                      | 30                 | 11 <sup>(8)</sup> |  |
|                             | CC | D |                   | 46/49                               |                | 42/42                      | 200                | 11.57             |  |
| Multi∨ <b>(7)</b> (11)      |    |   |                   |                                     | _              |                            |                    | 10 <sup>(9)</sup> |  |
| (High Swing Mode)           | CC | D |                   | 32                                  |                | 15/15                      | 50                 | 01                |  |
| (                           | CC | D | _                 | 72                                  |                | 46/46                      | 200                | 01                |  |
|                             | CC | D |                   | 210                                 | _              | 100/100                    | 50                 | 00                |  |
|                             | CC | D |                   | 295                                 | _              | 134/134                    | 200                | 00                |  |
| MultiV<br>(Low Swing Mode)  |    |   |                   | Not                                 | a valid operat | ional mode                 |                    |                   |  |

| v) <sup>(1)</sup> |                   |
|-------------------|-------------------|
| ) \               | /) <sup>(1)</sup> |



| Pad type                                   |    | с | . ,     | (2)(3)<br>gh / High- | Rise/Fall ec | lge (ns) <sup>(3)(4)</sup> | Drive load<br>(pF) | SRC/DSC           |
|--------------------------------------------|----|---|---------|----------------------|--------------|----------------------------|--------------------|-------------------|
|                                            |    |   | Min     | Max                  | Min          | Max                        |                    | MSB,LSB           |
|                                            | СС | D | _       | 2.5/2.5              | —            | 1.2/1.2                    | 10                 | 00                |
| Fast                                       | СС | D |         | 2.5/2.5              | —            | 1.2/1.2                    | 20                 | 01                |
| 1 451                                      | СС | D | _       | 2.5/2.5              | —            | 1.2/1.2                    | 30                 | 10                |
|                                            | CC | D |         | 2.5/2.5              | —            | 1.2/1.2                    | 50                 | 11 <sup>(8)</sup> |
| Standalone input<br>buffer <sup>(12)</sup> | сс | D | 0.5/0.5 | 3/3                  | 0.4/0.4      | ±1.5/1.5                   | 0.5                | _                 |

## Table 36. Pad AC specifications $(V_{DDE} = 3.0 \text{ V})^{(1)}$ (continued)

1. These are worst case values that are estimated from simulation and not tested. The values in the table are simulated at  $V_{DD}$  = 1.14 V to 1.32 V,  $V_{DDE}$  = 3 V to 3.6 V,  $V_{DDEH}$  = 3 V to 3.6 V,  $T_A$  =  $T_L$  to  $T_H$ .

2. This parameter is supplied for reference and is not guaranteed by design and not tested.

3. Delay and rise/fall are measured to 20% or 80% of the respective signal.

4. This parameter is guaranteed by characterization before qualification rather than 100% tested.

5. In high swing mode, high/low swing pad  $V_{OL}$  and  $V_{OH}$  values are the same as those of the slew controlled output pads.

6. Medium Slew-Rate Controlled Output buffer. Contains an input buffer and weak pull-up/pull-down.

7. Output delay is shown in *Figure 9* and *Figure 10*. Add a maximum of one system clock to the output delay for delay with respect to system clock.

- 8. Can be used on the tester.
- 9. This drive select value is not supported. If selected, it will be approximately equal to 11.

10. Slow Slew-Rate Controlled Output buffer. Contains an input buffer and weak pull-up/pull-down.

11. Selectable high/low swing I/O pad with selectable slew in high swing mode only.

12. Also has weak pull-up/pull-down.



57



Figure 9. Pad output delay—Fast pads





# 3.17 AC timing

## 3.17.1 Reset and configuration pin timing

## Table 37. Reset and configuration pin timing<sup>(1)</sup>

| # Symbol |                   | Characteristic                                     |     | Value |                  |  |
|----------|-------------------|----------------------------------------------------|-----|-------|------------------|--|
| # 3      | Symbol            | Gharacteristic                                     | Min | Max   | Unit             |  |
| 1        | t <sub>RPW</sub>  | RESET Pulse Width                                  | 10  | —     | t <sub>CYC</sub> |  |
| 2        | t <sub>GPW</sub>  | RESET Glitch Detect Pulse Width                    | 2   |       | t <sub>CYC</sub> |  |
| 3        | t <sub>RCSU</sub> | PLLREF, BOOTCFG, WKPCFG Setup Time to RSTOUT Valid | 10  |       | t <sub>CYC</sub> |  |
| 4        | t <sub>RCH</sub>  | PLLREF, BOOTCFG, WKPCFG Hold Time to RSTOUT Valid  | 0   |       | t <sub>CYC</sub> |  |

1. Reset timing specified at:  $V_{DDEH}$  = 3.0 V to 5.25 V,  $V_{DD}$  = 1.14 V to 1.32 V,  $T_A$  =  $T_L$  to  $T_H$ .



Figure 11. Reset and configuration pin timing

## 3.17.2 IEEE 1149.1 interface timing

| Table 38. | JTAG pin AC electrical characteristics <sup>(1)</sup> |
|-----------|-------------------------------------------------------|
|-----------|-------------------------------------------------------|

| # | Symbol            |        | с | Characteristic | Va  | Value<br>Min Max |    |
|---|-------------------|--------|---|----------------|-----|------------------|----|
| " | Symbol            |        | ) |                |     |                  |    |
| 1 | t <sub>JCYC</sub> | C<br>C | D | TCK Cycle Time | 100 | —                | ns |



| #  | Symbol                                  |        | с | Characteristic                                         | Value             |                   | Unit |
|----|-----------------------------------------|--------|---|--------------------------------------------------------|-------------------|-------------------|------|
| #  | Symbol                                  |        | C | Characteristic                                         | Min               | Min Max           |      |
| 2  | t <sub>JDC</sub>                        | сc     | D | TCK Clock Pulse Width                                  | 40                | 60                | ns   |
| 3  | t <sub>TCKRISE</sub>                    | сc     | D | TCK Rise and Fall Times (40%–70%)                      | _                 | 3                 | ns   |
| 4  | t <sub>TMSS,</sub><br>t <sub>TDIS</sub> | C<br>C | D | TMS, TDI Data Setup Time                               | 10                | _                 | ns   |
| 5  | <sup>t</sup> тмsн,<br><sup>t</sup> тDIH | C<br>C | D | TMS, TDI Data Hold Time                                | 25                | _                 | ns   |
| 6  | t <sub>TDOV</sub>                       | C<br>C | D | TCK Low to TDO Data Valid                              | _                 | 22 <sup>(2)</sup> | ns   |
| 7  | t <sub>TDOI</sub>                       | C<br>C | D | TCK Low to TDO Data Invalid                            | 0                 | _                 | ns   |
| 8  | t <sub>TDOHZ</sub>                      | C<br>C | D | TCK Low to TDO High Impedance                          | _                 | 22                | ns   |
| 9  | t <sub>JCMPPW</sub>                     | C<br>C | D | JCOMP Assertion Time                                   | 100               | _                 | ns   |
| 10 | t <sub>JCMPS</sub>                      | C<br>C | D | JCOMP Setup Time to TCK Low                            | 40                | _                 | ns   |
| 11 | t <sub>BSDV</sub>                       | C<br>C | D | TCK Falling Edge to Output Valid                       | _                 | 50                | ns   |
| 12 | t <sub>BSDVZ</sub>                      | C<br>C | D | TCK Falling Edge to Output Valid out of High Impedance | _                 | 50                | ns   |
| 13 | t <sub>BSDHZ</sub>                      | C<br>C | D | TCK Falling Edge to Output High Impedance              | _                 | 50                | ns   |
| 14 | t <sub>BSDST</sub>                      | C<br>C | D | Boundary Scan Input Valid to TCK Rising Edge           | 25 <sup>(3)</sup> | _                 | ns   |
| 15 | t <sub>BSDHT</sub>                      | C<br>C | D | TCK Rising Edge to Boundary Scan Input Invalid         | 25 <sup>(3)</sup> |                   | ns   |

| Table 38. | JTAG pin AC electrical | characteristics <sup>(1)</sup> | (continued) |
|-----------|------------------------|--------------------------------|-------------|
|-----------|------------------------|--------------------------------|-------------|

 JTAG timing specified at V<sub>DD</sub> = 1.14 V to 1.32 V, V<sub>DDEH</sub> = 4.75 V to 5.25 V with multi-voltage pads programmed to Low-Swing mode, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, C<sub>L</sub> = 30 pF, SRC = 0b11. These specifications apply to JTAG boundary scan only. See *Table 39* for functional specifications.

2. Pad delay is 8–10 ns. Remainder includes TCK pad delay, clock tree delay logic delay and TDO output pad delay.

3. For 20 MHz TCK.

Note: The Nexus/JTAG Read/Write Access Control/Status Register (RWCS) write (to begin a read access) or the write to the Read/Write Access Data Register (RWD) (to begin a write access) does not actually begin its action until 1 JTAG clock (TCK) after leaving the JTAG Update-DR state. This prevents the access from being performed and therefore will not signal its completion via the <u>READY</u> (RDY) output unless the JTAG controller receives an additional TCK. In addition, EVTI is not latched into the device unless there are clock transitions on TCK.



The tool/debugger must provide at least one TCK clock for the EVTI signal to be recognized by the MCU. When using the RDY signal to indicate the end of a Nexus read/write access, ensure that TCK continues to run for at least one TCK after leaving the Update-DR state. This can be just a TCK with TMS low while in the Run-Test/Idle state or by continuing with the next Nexus/JTAG command. Expect the effect of EVTI and RDY to be delayed by edges of TCK.

RDY is not available in all device packages.



Figure 12. JTAG test clock input timing





Figure 13. JTAG test access port timing



Figure 14. JTAG JCOMP timing





| Figure 15.  | JTAG  | boundary | scan | timing |
|-------------|-------|----------|------|--------|
| i iguio ioi | 01/10 | Soundary | ooun | unna   |

## 3.17.3 Nexus timing

| Table 39. | Nexus debug port timing <sup>(1)</sup> |
|-----------|----------------------------------------|
|-----------|----------------------------------------|

| #  | Sumb                | bol |                       | Characteristic                             | Value               |      | Unit              |
|----|---------------------|-----|-----------------------|--------------------------------------------|---------------------|------|-------------------|
| #  | Symbol              |     | mbol C Characteristic |                                            | Min                 | Max  | Unit              |
| 1  | t <sub>MCYC</sub>   | СС  | D                     | MCKO Cycle Time                            | 2 <sup>(2)(3)</sup> | 8    | t <sub>CYC</sub>  |
| 1a | t <sub>MCYC</sub>   | СС  | D                     | Absolute Minimum MCKO Cycle Time           | 25 <sup>(4)</sup>   | —    | ns                |
| 2  | t <sub>MDC</sub>    | СС  | D                     | MCKO Duty Cycle                            | 40                  | 60   | %                 |
| 3  | t <sub>MDOV</sub>   | СС  | D                     | MCKO Low to MDO Data Valid <sup>(5)</sup>  | -0.1                | 0.35 | t <sub>MCYC</sub> |
| 4  | t <sub>MSEOV</sub>  | СС  | D                     | MCKO Low to MSEO Data Valid <sup>(5)</sup> | -0.1                | 0.35 | t <sub>MCYC</sub> |
| 6  | t <sub>EVTOV</sub>  | СС  | D                     | MCKO Low to EVTO Data Valid <sup>(5)</sup> | -0.1                | 0.35 | t <sub>MCYC</sub> |
| 7  | t <sub>EVTIPW</sub> | СС  | D                     | EVTI Pulse Width                           | 4.0                 |      | t <sub>TCYC</sub> |



|    | den line des de pert linning (den linded) |        |   |                                                                    |                      |      |                   |      |
|----|-------------------------------------------|--------|---|--------------------------------------------------------------------|----------------------|------|-------------------|------|
| #  | Sumb                                      |        | ~ | Characteristic                                                     | Value                |      | Unit              |      |
| #  | Symbo                                     | nbol C |   | hbol C Characteristic –                                            |                      | Min  | Max               | Unit |
| 8  | t <sub>EVTOPW</sub>                       | СС     | D | EVTO Pulse Width                                                   | 1                    |      | t <sub>MCYC</sub> |      |
| 9  | t <sub>TCYC</sub>                         | СС     | D | TCK Cycle Time                                                     | 4 <sup>(6),(7)</sup> | —    | t <sub>CYC</sub>  |      |
| 9a | t <sub>TCYC</sub>                         | СС     | D | Absolute Minimum TCK Cycle Time                                    | 100 <sup>(8)</sup>   | —    | ns                |      |
| 10 | t <sub>TDC</sub>                          | СС     | D | TCK Duty Cycle                                                     | 40                   | 60   | %                 |      |
| 11 | t <sub>NTDIS</sub>                        | СС     | D | TDI Data Setup Time                                                | 10                   | —    | ns                |      |
| 12 | t <sub>NTDIH</sub>                        | СС     | D | TDI Data Hold Time                                                 | 25                   | —    | ns                |      |
| 13 | t <sub>NTMSS</sub>                        | СС     | D | TMS Data Setup Time                                                | 10                   | —    | ns                |      |
| 14 | t <sub>NTMSH</sub>                        | СС     | D | TMS Data Hold Time                                                 | 25                   | —    | ns                |      |
| 15 |                                           | СС     | D | TDO propagation delay from falling edge of TCK                     | _                    | 19.5 | ns                |      |
| 16 |                                           | СС     | D | TDO hold time wrt TCK falling edge (minimum TDO propagation delay) | 5.25                 | _    | ns                |      |

#### Table 39. Nexus debug port timing<sup>(1)</sup> (continued)

1. All Nexus timing relative to MCKO is measured from 50% of MCKO and 50% of the respective signal. Nexus timing specified at  $V_{DD}$  = 1.14 V to 1.32 V,  $V_{DDEH}$  = 4.75 V to 5.25 V with multi-voltage pads programmed to Low-Swing mode,  $T_A = T_L$  to  $T_H$ , and  $C_L$  = 30 pF with DSC = 0b10.

2. Achieving the absolute minimum MCKO cycle time may require setting the MCKO divider to more than its minimum setting (NPC\_PCR[MCKO\_DIV] depending on the actual system frequency being used.

3. This is a functionally allowable feature. However, this may be limited by the maximum frequency specified by the Absolute minimum MCKO period specification.

4. This may require setting the MCO divider to more than its minimum setting (NPC\_PCR[MCKO\_DIV]) depending on the actual system frequency being used.

5. MDO, MSEO, and EVTO data is held valid until next MCKO low cycle.

6. Achieving the absolute minimum TCK cycle time may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual system frequency being used.

7. This is a functionally allowable feature. However, this may be limited by the maximum frequency specified by the Absolute minimum TCK period specification.

8. This may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual system frequency being used.









Figure 17. Nexus event trigger and test clock timings



Figure 18. Nexus TDI, TMS, TDO timing

N


| Package          | Novue Width                         | Nexus Routing                      |                             | 9                        | Max. Operating               |                           |
|------------------|-------------------------------------|------------------------------------|-----------------------------|--------------------------|------------------------------|---------------------------|
| Гаскауе          |                                     | Nexus Routing                      | MDO[0:3]                    | MDO[4:11]                | CAL_MDO[4:11]                | Frequency                 |
| LQFP176          | Reduced port mode <sup>(1)</sup>    | Route to MDO <sup>(2)</sup>        | Nexus Data Out<br>[0:3]     | GPIO                     | GPIO                         | 40 MHz <sup>(3)</sup>     |
| BGA208<br>BGA324 | Full port<br>mode <sup>(4)</sup>    | Route to MDO <sup>(2)</sup>        | Nexus Data Out<br>[0:3]     | Nexus Data Out<br>[4:11] | GPIO                         | 40 MHz <sup>(5),(6)</sup> |
|                  | Reduced port<br>mode <sup>(1)</sup> | Route to MDO <sup>(2)</sup>        | Nexus Data Out<br>[0:3]     | GPIO                     | GPIO                         | 40 MHz <sup>(3)</sup>     |
| CSP496           | Full port                           | Route to MDO <sup>(2)</sup>        | Nexus Data Out<br>[0:3]     | Nexus Data Out<br>[4:11] | GPIO                         | 40 MHz <sup>(5),(6)</sup> |
|                  | mode <sup>(4)</sup>                 | Route to<br>CAL_MDO <sup>(7)</sup> | Cal Nexus Data<br>Out [0:3] | GPIO                     | Cal Nexus Data<br>Out [4:11] | 40 MHz <sup>(3)</sup>     |

#### Table 40. Nexus debug port operating frequency

1. NPC\_PCR[FPM] = 0

2. NPC\_PCR[NEXCFG] = 0

3. The Nexus AUX port runs up to 40 MHz. Set NPC\_PCR[MCKO\_DIV] to divide-by-two if the system frequency is greater than 40 MHz.

4. NPC\_PCR[FPM] = 1

5. Set the NPC\_PCR[MCKO\_DIV] to divide by two if the system frequency is between 40 MHz and 80 MHz inclusive. Set the NPC\_PCR[MCKO\_DIV] to divide by four if the system frequency is greater than 80 MHz.

6. Pad restrictions limit the Maximum Operation Frequency in these configurations

7. NPC\_PCR[NEXCFG] = 1



### 3.17.4 Calibration bus interface timing

| Port width | Multiplexed |                                | Pin usage                          |                                   | Max. operating        |
|------------|-------------|--------------------------------|------------------------------------|-----------------------------------|-----------------------|
| Fort width | mode        | CAL_ADDR[12:15]                | CAL_ADDR[16:30]                    | CAL_DATA[0:15]                    | frequency             |
| 16-bit     | Yes         | GPIO                           | GPIO                               | CAL_ADDR[12:30]<br>CAL_DATA[0:15] | 66 MHz <sup>(1)</sup> |
| 16-bit     | No          | CAL_ADDR[12:15]                | CAL_ADDR[16:30]                    | CAL_DATA[0:15]                    | 66 MHz <sup>(1)</sup> |
| 32-bit     | Yes         | CAL_WE/BE[2:3]<br>CAL_DATA[31] | CAL_ADDR[16:30]<br>CAL_DATA[16:30] | CAL_ADDR[0:15]<br>CAL_DATA[0:15]  | 66 MHz <sup>(1)</sup> |

 Table 41.
 Calibration bus interface maximum operating frequency

1. Set SIU\_ECCR[EBDF] to either divide by two or divide by four if the system frequency is greater than 66 MHz.

### Table 42. Calibration bus operation timing<sup>(1)</sup>

| щ | Cum              | Symbol |   | Characteristic                                                                                                                                                                        | 66 M | Hz <sup>(2)</sup> | Unit           |
|---|------------------|--------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|----------------|
| # | Sym              | 001    | С | Characteristic                                                                                                                                                                        | Min  | Max               | Unit           |
| 1 | T <sub>C</sub>   | CC     | Ρ | CLKOUT period <sup>(3)</sup>                                                                                                                                                          | 15.2 | —                 | ns             |
| 2 | t <sub>CDC</sub> | CC     | Т | CLKOUT duty cycle                                                                                                                                                                     | 45%  | 55%               | T <sub>C</sub> |
| 3 | t <sub>CRT</sub> | СС     | Т | CLKOUT rise time                                                                                                                                                                      | —    | (4)               | ns             |
| 4 | t <sub>CFT</sub> | CC     | Т | CLKOUT fall time                                                                                                                                                                      | —    | 4                 | ns             |
| 5 | tсон             | сс     | Ρ | CLKOUT Posedge to Output Signal Invalid or High Z (Hold Time)<br>CAL_ADDR[12:30]<br>CAL_CS[0], CAL_CS[2:3]<br>CAL_DATA[0:15]<br>CAL_OE<br>CAL_RD_WR<br>CAL_TS<br>CAL_WE[0:3]/BE[0:3]  | 1.3  | _                 | ns             |
| 6 | tcov             | сс     | Ρ | CLKOUT Posedge to Output Signal Valid (Output Delay)<br>CAL_ADDR[12:30]<br>CAL_CS[0], CAL_CS[2:3]<br>CAL_DATA[0:15]<br>CAL_OE<br>CAL_RD_WR<br>CAL_TS<br>CAL_TS<br>CAL_WE[0:3]/BE[0:3] | _    | 9                 | ns             |
| 7 | t <sub>CIS</sub> | СС     | Ρ | Input Signal Valid to CLKOUT Posedge (Setup Time)<br>DATA[0:31]                                                                                                                       | 6.0  | _                 | ns             |



| #  | Symbol C Characteristic |     | 66 M | Unit                                                             |                    |   |      |
|----|-------------------------|-----|------|------------------------------------------------------------------|--------------------|---|------|
| #  | Sym                     | 001 | C    | Characteristic                                                   | Min Max            |   | Unit |
| 8  | t <sub>CIH</sub>        | сс  | Ρ    | CLKOUT Posedge to Input Signal Invalid (Hold Time)<br>DATA[0:31] | 1.0                | _ | ns   |
| 9  | t <sub>APW</sub>        | СС  | Ρ    | ALE Pulse Width <sup>(5)</sup>                                   | 6.5                | _ | ns   |
| 10 | t <sub>AAI</sub>        | СС  | Ρ    | ALE Negated to Address Invalid <sup>(5)</sup>                    | 1.5 <sup>(6)</sup> | _ | ns   |

#### Table 42. Calibration bus operation timing<sup>(1)</sup> (continued)

1. Calibration bus timing specified at  $f_{SYS}$  = 150 MHz and 100 MHz,  $V_{DD}$  = 1.14 V to 1.32 V,  $V_{DDE}$  = 3 V to 3.6 V (unless stated otherwise),  $T_A$  =  $T_L$  to  $T_H$ , and  $C_L$  = 30 pF with DSC = 0b10.

2. The calibration bus is limited to half the speed of the internal bus. The maximum calibration bus frequency is 66 MHz. The bus division factor should be set accordingly based on the internal frequency being used.

3. Signals are measured at 50%  $\mathrm{V}_\mathrm{DDE}$ 

4. Refer to fast pad timing in Table 35 and Table 36 (different values for 1.8 V vs. 3.3 V).

5. Measured at 50% of ALE

6. When CAL\_TS pad is used for CAL\_ALE function the hold time is 1 ns instead of 1.5 ns.



Figure 19. CLKOUT timing





Figure 20. Synchronous output timing





Figure 21. Synchronous input timing





57



## 3.17.5 External interrupt timing (IRQ pin)

| Table 43. | External interrupt timing <sup>(1)</sup> |
|-----------|------------------------------------------|
| Table 43. | External interrupt timing <sup>1</sup>   |

| # | Symbol            | bol Characteristic                   |     | Value |                  |  |
|---|-------------------|--------------------------------------|-----|-------|------------------|--|
| # | Symbol            | Characteristic                       | Min | Max   | Unit             |  |
| 1 | t <sub>IPWL</sub> | IRQ Pulse Width Low                  | 3   | —     | t <sub>CYC</sub> |  |
| 2 | t <sub>IPWH</sub> | IRQ Pulse Width High                 | 3   | —     | t <sub>CYC</sub> |  |
| 3 | t <sub>ICYC</sub> | IRQ Edge to Edge Time <sup>(2)</sup> | 6   | —     | t <sub>CYC</sub> |  |

1. IRQ timing specified at  $V_{DD}$  = 1.14 V to 1.32 V,  $V_{DDEH}$  = 3.0 V to 5.25 V,  $V_{DD33}$  and  $V_{DDSYN}$  = 3.0 V to 3.6 V,  $T_A$  =  $T_L$  to  $T_H$ .

2. Applies when IRQ pins are configured for rising edge or falling edge events, but not both.



#### Figure 23. External interrupt timing

#### 3.17.6 eTPU timing

#### Table 44.eTPU timing<sup>(1)</sup>

| # Symbol | ymbol Characteristic |                                                | lue | Unit |                  |
|----------|----------------------|------------------------------------------------|-----|------|------------------|
| #        | Symbol               |                                                | Min | Max  | Onit             |
| 1        | t <sub>ICPW</sub>    | eTPU Input Channel Pulse Width                 | 4   | _    | t <sub>CYC</sub> |
| 2        | t <sub>OCPW</sub>    | eTPU Output Channel Pulse Width <sup>(2)</sup> | 2   |      | t <sub>CYC</sub> |

1. eTPU timing specified at V<sub>DD</sub> = 1.14 V to 1.32 V, V<sub>DDEH</sub> = 3.0 V to 5.25 V, V<sub>DD33</sub> and V<sub>DDSYN</sub> = 3.0 V to 3.6 V, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, and C<sub>L</sub> = 50 pF with SRC = 0b00.

2. This specification does not include the rise and fall times. When calculating the minimum eTPU pulse width, include the rise and fall times defined in the slew rate control fields (SRC) of the pad configuration registers (PCR).



#### 3.17.7 eMIOS timing

#### Table 45.eMIOS timing<sup>(1)</sup>

| # | Symbo                       | Symbol |         | Characteristic           | Value |   | Unit             |
|---|-----------------------------|--------|---------|--------------------------|-------|---|------------------|
| # | Symbol C Characteristic Min |        | Min Max |                          |       |   |                  |
| 1 | t <sub>MIPW</sub>           | CC     | D       | eMIOS Input Pulse Width  | 4     | _ | t <sub>CYC</sub> |
| 2 | t <sub>MOPW</sub>           | СС     | D       | eMIOS Output Pulse Width | 1     |   | t <sub>CYC</sub> |

1. eMIOS timing specified at  $V_{DD}$  = 1.14 V to 1.32 V,  $V_{DDEH}$  = 4.75 V to 5.25 V,  $T_A$  =  $T_L$  to  $T_H$ , and  $C_L$  = 50 pF with SRC = 0b00.

#### 3.17.8 DSPI timing

DSPI channel frequency support for the SPC564A70 MCU is shown in *Table 46*. Timing specifications are in *Table 47*.

Table 46. DSPI channel frequency support

| System clock DSPI Use<br>(MHz) Mode |          | Maximum usable<br>frequency (MHz) | Notes                                                                                                                                                                       |
|-------------------------------------|----------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 150                                 | LVDS     | 37.5                              | Use sysclock /4 divide ratio                                                                                                                                                |
| 150                                 | Non-LVDS | 18.75                             | Use sysclock /8 divide ratio                                                                                                                                                |
| 120                                 | LVDS     | 40                                | Use sysclock /3 divide ratio. Gives 33/66 duty cycle. Use DSPI configuration DBR = 0b1 (double baud rate), BR = 0b0000 (scaler value 2) and PBR = 0b01 (prescaler value 3). |
|                                     | Non-LVDS | 20                                | Use sysclock /6 divide ratio                                                                                                                                                |
| 80                                  | LVDS     | 40                                | Use sysclock /2 divide ratio                                                                                                                                                |
| 00                                  | Non-LVDS | 20                                | Use sysclock /4 divide ratio                                                                                                                                                |

#### Table 47.DSPI timing<sup>(1)(2)</sup>

| # | Syml              | bol | С | Characteristic                                                                | Condition | Min.                      | Max.                          | Unit |
|---|-------------------|-----|---|-------------------------------------------------------------------------------|-----------|---------------------------|-------------------------------|------|
| 1 | t <sub>SCK</sub>  | CC  | D | SCK Cycle Time <sup>(3)(4)(5)</sup>                                           |           | 24.4 ns                   | 2.9 ms                        | —    |
| 2 | t <sub>CSC</sub>  | CC  | D | PCS to SCK Delay <sup>(6)</sup>                                               |           | 22 <sup>(7)</sup>         | —                             | ns   |
| 3 | t <sub>ASC</sub>  | СС  | D | After SCK Delay <sup>(8)</sup>                                                |           | 21 <sup>(9)</sup>         |                               | ns   |
| 4 | t <sub>SDC</sub>  | CC  | D | SCK Duty Cycle                                                                |           | $(\frac{1}{2}t_{SC}) - 2$ | $(\frac{1}{2}t_{\rm SC}) + 2$ | ns   |
| 5 | t <sub>A</sub>    | сс  | D | Slave Access Time (SS active to SOUT driven)                                  |           |                           | 25                            | ns   |
| 6 | t <sub>DIS</sub>  | сс  | D | Slave SOUT Disable Time ( $\overline{SS}$ inactive to SOUT High-Z or invalid) |           |                           | 25                            | ns   |
| 7 | t <sub>PCSC</sub> | CC  | D | PCSx to PCSS time                                                             |           | 4 <sup>(10)</sup>         | _                             | ns   |
| 8 | t <sub>PASC</sub> | СС  | D | PCSS to PCSx time                                                             |           | 5 <sup>(11)</sup>         |                               | ns   |



| #  | Sym               | bol                 | С                                                                 | Characteristic                                 | Condition                      | Min.                           | Max.  | Unit                       |       |                                |    |     |   |       |  |   |   |
|----|-------------------|---------------------|-------------------------------------------------------------------|------------------------------------------------|--------------------------------|--------------------------------|-------|----------------------------|-------|--------------------------------|----|-----|---|-------|--|---|---|
|    |                   |                     |                                                                   | Data Setup Time for Inputs                     |                                |                                |       |                            |       |                                |    |     |   |       |  |   |   |
|    |                   |                     |                                                                   | D                                              |                                | V <sub>DDEH</sub> =4.75–5.25 V | 20    |                            |       |                                |    |     |   |       |  |   |   |
|    |                   |                     | D                                                                 | Master (MTFE = 0)                              | V <sub>DDEH</sub> =3–3.6 V     | 22                             | _     |                            |       |                                |    |     |   |       |  |   |   |
| 9  | t <sub>SUI</sub>  | СС                  | D                                                                 | Slave                                          |                                | 2                              | —     |                            |       |                                |    |     |   |       |  |   |   |
|    |                   |                     | D                                                                 | Master (MTFE = 1, CPHA = $0$ ) <sup>(12)</sup> |                                | 8                              | —     | ns                         |       |                                |    |     |   |       |  |   |   |
|    |                   |                     | D                                                                 | Mostor (MTEE - 1, CDHA - 1)                    | V <sub>DDEH</sub> =4.75–5.25 V | 20                             | —     |                            |       |                                |    |     |   |       |  |   |   |
|    |                   |                     |                                                                   | D                                              | Master (MTFE = 1, CPHA = 1)    | V <sub>DDEH</sub> =3–3.6 V     | 22    | —                          |       |                                |    |     |   |       |  |   |   |
|    |                   |                     |                                                                   | Data                                           | Hold Time for Inputs           |                                |       |                            |       |                                |    |     |   |       |  |   |   |
|    |                   | сс                  | D                                                                 | Master (MTFE = 0)                              |                                | -4                             | —     |                            |       |                                |    |     |   |       |  |   |   |
| 10 | t <sub>HI</sub>   |                     | сс                                                                | СС                                             | CC                             | СС                             | СС    | СС                         | CC    | t <sub>HI</sub> CC             | CC | СС  | D | Slave |  | 7 | — |
|    |                   |                     | D                                                                 | Master (MTFE = 1, CPHA = $0$ ) <sup>(12)</sup> |                                | 21                             | —     | – ns                       |       |                                |    |     |   |       |  |   |   |
|    |                   |                     |                                                                   |                                                | D                              | Master (MTFE = 1, CPHA = 1)    |       | -4                         | —     |                                |    |     |   |       |  |   |   |
|    |                   |                     |                                                                   | Data \                                         | /alid (after SCK edge)         |                                |       |                            |       |                                |    |     |   |       |  |   |   |
|    |                   | t <sub>SUO</sub> CC | D                                                                 | Master (MTFE = 0)                              | V <sub>DDEH</sub> =4.75–5.25 V | —                              | 5     |                            |       |                                |    |     |   |       |  |   |   |
|    |                   |                     | t <sub>SUO</sub> CC                                               | DD OL                                          | , cc                           | t CC                           |       | D                          |       | V <sub>DDEH</sub> =3–3.6 V     | —  | 6.3 |   |       |  |   |   |
| 11 | t                 |                     |                                                                   |                                                |                                |                                |       | D                          | Slave | V <sub>DDEH</sub> =4.75–5.25 V | —  | 25  |   |       |  |   |   |
|    | SUO               |                     |                                                                   |                                                |                                | D                              | Slave | V <sub>DDEH</sub> =3–3.6 V | —     | 25.7                           | ns |     |   |       |  |   |   |
|    |                   |                     | D                                                                 | Master (MTFE = 1, CPHA = 0)                    |                                | —                              | 21    |                            |       |                                |    |     |   |       |  |   |   |
|    |                   |                     | D                                                                 | Master (MTFE = 1, CPHA = 1)                    | V <sub>DDEH</sub> =4.75–5.25 V | —                              | 5     |                            |       |                                |    |     |   |       |  |   |   |
|    |                   |                     |                                                                   | D                                              |                                | V <sub>DDEH</sub> =3–3.6 V     | —     | 6.3                        |       |                                |    |     |   |       |  |   |   |
|    |                   |                     |                                                                   | Data I                                         | Hold Time for Outputs          |                                |       |                            |       |                                |    |     |   |       |  |   |   |
|    |                   |                     | D                                                                 | Master (MTFE = 0)                              | V <sub>DDEH</sub> =4.75–5.25 V | -5                             | —     |                            |       |                                |    |     |   |       |  |   |   |
|    | t <sub>HO</sub> C |                     | D                                                                 |                                                | V <sub>DDEH</sub> =3–3.6 V     | -6.3                           | —     |                            |       |                                |    |     |   |       |  |   |   |
| 12 |                   |                     | сс                                                                | CC                                             | D                              | Slave                          |       | 5.5                        |       | ne                             |    |     |   |       |  |   |   |
|    |                   |                     | D                                                                 | Master (MTFE = 1, CPHA = 0)                    |                                | 3                              | _     | ns                         |       |                                |    |     |   |       |  |   |   |
|    |                   |                     | D                                                                 | Master (MTFE = 1, CPHA = 1)                    | V <sub>DDEH</sub> =4.75–5.25 V | -5                             | —     |                            |       |                                |    |     |   |       |  |   |   |
|    |                   | D                   | V   a S(C) ( V       C = 1, C   C   C   C   C   C   C   C   C   C | V <sub>DDEH</sub> =3–3.6 V                     | -6.3                           | _                              |       |                            |       |                                |    |     |   |       |  |   |   |

#### Table 47. DSPI timing $^{(1)(2)}$ (continued)

All DSPI timing specifications use the fastest slew rate (SRC = 0b11) on pad type pad\_msr. DSPI signals using pad type of pad\_ssr have an additional delay based on the slew rate. DSPI timing is specified at V<sub>DDEH</sub> = 3.0 to 3.6 V, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, and C<sub>L</sub> = 50 pF with SRC = 0b11.

2. Data is verified at  $f_{SYS}$  = 102 MHz and 153 MHz (100 MHz and 150 MHz + 2% frequency modulation).

3. The minimum DSPI Cycle Time restricts the baud rate selection for given system clock rate. These numbers are calculated based on two SPC564A70 devices communicating over a DSPI link.

4. The actual minimum SCK cycle time is limited by pad performance.

5. For DSPI channels using LVDS output operation, up to 40 MHz SCK cycle time is supported. For non-LVDS output, maximum SCK frequency is 20 MHz. Appropriate clock division must be applied.

6. The maximum value is programmable in DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK].

7. Timing met when PCSSCK = 3 (01), and CSSCK = 2 (0000)



#### SPC564A70B4, SPC564A70L7

- 8. The maximum value is programmable in DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC].
- 9. Timing met when ASC = 2 (0000), and PASC = 3 (01)
- 10. Timing met when PCSSCK = 3
- 11. Timing met when ASC = 3
- 12. This number is calculated assuming the SMPL\_PT bitfield in DSPI\_MCR is set to 0b10.



Figure 24. DSPI classic SPI timing (master, CPHA = 0)





Figure 25. DSPI classic SPI timing (master, CPHA = 1)







57



Figure 27. DSPI classic SPI timing (slave, CPHA = 1)



Figure 28. DSPI modified transfer format timing (master, CPHA = 0)



Figure 29. DSPI modified transfer format timing (master, CPHA = 1)



Figure 30. DSPI modified transfer format timing (slave, CPHA = 0)





Figure 31. DSPI modified transfer format timing (slave, CPHA = 1)



Figure 32. DSPI PCS strobe (PCSS) timing

### 3.17.9 eQADC SSI timing

|   | CLOAD = 25 pF on all outputs. Pad drive strength set to maximum. |                |          |                                                      |      |       |     |                      |
|---|------------------------------------------------------------------|----------------|----------|------------------------------------------------------|------|-------|-----|----------------------|
| # | # Symbol C                                                       |                | <u>ر</u> | Poting                                               |      | Value |     | Unit                 |
| # |                                                                  | ymbol C Rating |          | Kating                                               | Min  | Тур   | Max |                      |
| 1 | f <sub>FCK</sub>                                                 | CC             | D        | FCK Frequency <sup>(2)(3)</sup>                      | 1/17 |       | 1/2 | f <sub>SYS_CLK</sub> |
| 1 | t <sub>FCK</sub>                                                 | СС             | D        | FCK Period (t <sub>FCK</sub> = 1/ f <sub>FCK</sub> ) | 2    |       | 17  | t <sub>SYS_CLK</sub> |



|   | CLOAD = 25 pF on all outputs. Pad drive strength set to maximum. |    |                 |                                                                                 |                                    |        |                                |      |  |
|---|------------------------------------------------------------------|----|-----------------|---------------------------------------------------------------------------------|------------------------------------|--------|--------------------------------|------|--|
| ш | # Cumbal                                                         |    |                 |                                                                                 |                                    | Deting |                                |      |  |
| # | # Symbol C                                                       |    | ol C Rating Min |                                                                                 | Min                                | Тур    | Max                            | Unit |  |
| 2 | t <sub>FCKHT</sub>                                               | СС | D               | Clock (FCK) High Time                                                           | $t_{SYS\_CLK} - 6.5$               |        | 9 * t <sub>SYS_CLK</sub> + 6.5 | ns   |  |
| 3 | t <sub>FCKLT</sub>                                               | СС | D               | Clock (FCK) Low Time                                                            | $t_{\text{SYS}\_\text{CLK}} - 6.5$ |        | 8 * t <sub>SYS_CLK</sub> + 6.5 | ns   |  |
| 4 | $t_{SDS\_LL}$                                                    | СС | D               | SDS Lead/Lag Time                                                               | -7.5                               |        | 7.5                            | ns   |  |
| 5 | $t_{\text{SDO}\_\text{LL}}$                                      | СС | D               | SDO Lead/Lag Time                                                               | -7.5                               |        | 7.5                            | ns   |  |
| 6 | t <sub>DVFE</sub>                                                | СС | D               | Data Valid from FCK Falling Edge<br>(t <sub>FCKLT</sub> + t <sub>SDO_LL</sub> ) | 1                                  |        |                                | ns   |  |
| 7 | t <sub>EQ_SU</sub>                                               | СС | D               | eQADC Data Setup Time (Inputs)                                                  | 22                                 |        |                                | ns   |  |
| 8 | $t_{EQ_HO}$                                                      | СС | D               | eQADC Data Hold Time (Inputs)                                                   | 1                                  |        |                                | ns   |  |

#### Table 48. eQADC SSI timing characteristics (pads at 3.3 V or at 5.0 V)<sup>(1)</sup> (continued)

1. SSI timing specified at  $f_{SYS}$  = 80 MHz,  $V_{DD}$  = 1.14 V to 1.32 V,  $V_{DDEH}$  = 4.75 V to 5.25 V,  $T_A$  =  $T_L$  to  $T_H$ , and  $C_L$  = 50 pF with SRC = 0b00.

2. Maximum operating frequency is highly dependent on track delays, master pad delays, and slave pad delays.

3. FCK duty is not 50% when it is generated through the division of the system clock by an odd number.



#### Figure 33. eQADC SSI timing

#### 3.17.10 FlexCAN system clock source

#### Table 49. FlexCAN engine system clock divider threshold

| # | Symbol              | Characteristic                        | Value | Unit |
|---|---------------------|---------------------------------------|-------|------|
| 1 | f <sub>CAN_TH</sub> | FlexCAN engine system clock threshold | 100   | MHz  |



| System frequency      | Required SIU_SYSDIV[CAN_SRC] value |
|-----------------------|------------------------------------|
| ≤ f <sub>CAN_TH</sub> | 0 <sup>(1),(2)</sup>               |
| > f <sub>CAN_TH</sub> | 1 <sup>(2)(3)</sup>                |

Table 50. FlexCAN engine system clock divider

1. Divides system clock source for FlexCAN engine by 1

2. System clock is only selected for FlexCAN when CAN\_CR[CLK\_SRC] = 1

3. Divides system clock source for FlexCAN engine by 2



# 4 Packages

# 4.1 ECOPACK<sup>®</sup>

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

# 4.2 Package mechanical data

## 4.2.1 LQFP176



Figure 34. LQFP176 package mechanical drawing



| Cumhal           |        | mm    |        |       | inches <sup>(2)</sup> |       |
|------------------|--------|-------|--------|-------|-----------------------|-------|
| Symbol           | Min    | Тур   | Max    | Min   | Тур                   | Max   |
| А                | —      | —     | 1.600  |       | —                     | 0.063 |
| A1               | 0.050  | —     | 0.150  | 0.002 | —                     | —     |
| A2               | 1.350  | —     | 1.450  | 0.053 | —                     | 0.057 |
| b                | 0.170  | —     | 0.270  | 0.007 | —                     | 0.011 |
| С                | 0.090  | —     | 0.200  | 0.004 | _                     | 0.008 |
| D                | 23.900 | —     | 24.100 | 0.941 | —                     | 0.949 |
| Е                | 23.900 | —     | 24.100 | 0.941 | —                     | 0.949 |
| е                | —      | 0.500 | —      | —     | 0.020                 | —     |
| HD               | 25.900 | —     | 26.100 | 1.020 | _                     | 1.028 |
| HE               | 25.900 | —     | 26.100 | 1.020 | —                     | 1.028 |
| L <sup>(3)</sup> | 0.450  | —     | 0.750  | 0.018 | —                     | 0.030 |
| L1               | _      | 1.000 | —      | _     | 0.039                 | _     |
| ZD               | —      | 1.250 | —      | —     | 0.049                 | —     |
| ZE               | —      | 1.250 | —      | —     | 0.049                 | —     |
| k                | 0 °    | —     | 7 °    | 0 °   | —                     | 7 °   |
| CCC              | _      | —     | 0.080  | —     | _                     | 0.003 |

| Table 51. | 1 OEP176 | mechanical | data <sup>(1)</sup> |
|-----------|----------|------------|---------------------|
|           | LUTEIIO  | mechanica  | uala`´              |

1. Controlling dimension: millimeter

2. Values in inches are converted from mm and rounded to 4 decimal digits.

3. L dimension is measured at gauge plane at 0.25 above the seating plane.



# 4.2.2 BGA208<sup>(c)</sup>



#### Figure 35. LBGA208 package mechanical drawing

 The terminal A1 corner must be identified on the top surface by using a corner chamfer, ink or metallized markings, or other feature of package body or integral heatslug. A distinguishing feature is allowable on the bottom surface of the package to identify the terminal A1 corner. Exact shape of each corner is optional.

| Table 52. LBGA208 mechanical data | Table 52. | LBGA208 mechanical data <sup>(1)</sup> |
|-----------------------------------|-----------|----------------------------------------|
|-----------------------------------|-----------|----------------------------------------|

| Symbol           |      | mm  |      |      | inches <sup>(2)</sup> |      |
|------------------|------|-----|------|------|-----------------------|------|
| Symbol           | Min  | Тур | Max  | Min  | Тур                   | Мах  |
| A <sup>(3)</sup> | —    | —   | 1.70 | —    | —                     | 1.55 |
| A1               | 0.30 | —   | —    | 0.45 | 0.50                  | 0.55 |

c. LBGA208 is available upon specific request. Please contact your ST sales office for details.



| Table JZ.              | LDGA200 III | echanical ua |       | ueu)                  |       |        |  |
|------------------------|-------------|--------------|-------|-----------------------|-------|--------|--|
| Symbol                 |             | mm           |       | inches <sup>(2)</sup> |       |        |  |
| Symbol                 | Min         | Тур          | Max   | Min                   | Тур   | Мах    |  |
| A2                     | —           | 1.085        | —     | 1.03                  | 1.085 | 1.14   |  |
| A3                     | —           | 0.30         | —     | 0.26                  | 0.30  | 0.34   |  |
| A4                     | —           | —            | 0.80  | 0.77                  | 0.785 | 0.80   |  |
| b <sup>(4)</sup>       | 0.50        | 0.60         | 0.70  | 0.55                  | 0.60  | 0.65   |  |
| D                      | 16.80       | 17.00        | 17.20 | 16.90                 | 17.00 | 17.10  |  |
| D1                     | —           | 15.00        | —     | —                     | 15.00 | —      |  |
| Е                      | 16.80       | 17.00        | 17.20 | 16.90                 | 17.00 | 17.10  |  |
| E1                     | —           | 15.00        | —     | —                     | 15.00 | —      |  |
| е                      | —           | 1.00         | —     | —                     | 1.00  | —      |  |
| F                      | —           | 1.00         | —     | —                     | 1.00  | —      |  |
| ddd                    | —           | —            | 0.20  | —                     | —     | 0.0079 |  |
| eee <sup>(5)</sup>     | —           | —            | 0.25  | —                     | —     | 0.0098 |  |
| fff <sup>(6),(7)</sup> | —           | —            | 0.10  | —                     | —     | 0.0039 |  |

LBGA208 mechanical data<sup>(1)</sup> (continued) Table 52.

1. Controlling dimension: millimeter

2. Values in inches are converted from mm and rounded to 4 decimal digits.

 LBGA stands for Low profile Ball Grid Array.
 Low profile: The total profile height (Dim A) is measured from the seating plane to the top of the component - The maximum total package height is calculated by the following methodology: A2 Typ + A1 Typ + $\sqrt{(A1^2 + A3^2 + A4^2 \text{ tolerance values})}$ - Low profile: 1.20 mm < A  $\leq$  1.70 mm

- 4. The typical ball diameter before mounting is 0.60 mm.
- The tolerance of position that controls the location of the pattern of balls with respect to datums A and B. 5. For each ball there is a cylindrical tolerance zone eee perpendicular to datum C and located on true position with respect to datums A and B as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone.
- 6. The tolerance of position that controls the location of the balls within the matrix with respect to each other. For each ball there is a cylindrical tolerance zone fff perpendicular to datum C and located on true position as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone. Each tolerance zone fff in the array is contained entirely in the respective zone eee above. The axis of each ball must lie simultaneously in both tolerance zones.
- 7. The terminal A1 corner must be identified on the top surface by using a corner chamfer, ink or metallized markings, or other feature of package body or integral heatslug. A distinguishing feature is allowable on the bottom surface of the package to identify the terminal A1 corner. Exact shape of each corner is optional.

#### 4.2.3 **PBGA324**





Figure 36. PBGA324 package mechanical drawing



|                          |        | Databook |        |        | Drawing |        |  |  |
|--------------------------|--------|----------|--------|--------|---------|--------|--|--|
| Symbol                   |        | (mm)     |        | (mm)   |         |        |  |  |
|                          | Min    | Тур      | Max    | Min    | Тур     | Max    |  |  |
| A <sup>(1) (2) (3)</sup> | —      | 1.720    | —      | 1.620  | 1.720   | 1.820  |  |  |
| A1                       | 0.270  | —        | —      | 0.350  | 0.400   | 0.450  |  |  |
| A2                       | —      | 1.320    | —      | —      | 1.320   | _      |  |  |
| b                        | 0.550  | 0.6000   | 0.650  | 0.550  | 0.600   | 0.650  |  |  |
| D                        | 22.80  | 23.00    | 23.200 | 22.900 | 23.000  | 23.100 |  |  |
| D1                       | —      | 21.00    | —      | —      | 21.000  | _      |  |  |
| E                        | 22.800 | 23.000   | 23.200 | 22.900 | 23.000  | 23.100 |  |  |
| E1                       | —      | 21.000   | —      | —      | 21.000  | _      |  |  |
| е                        | 0.950  | 1.000    | 1.050  | 0.950  | 1.000   | 1.050  |  |  |
| f                        | 0.875  | 1.000    | 1.125  | 0.875  | 1.000   | 1.125  |  |  |
| ddd                      | —      | —        | 0.200  | —      | —       | 0.200  |  |  |

Table 53. PBGA324 package mechanical data

1. Max mounted height is 1.77 mm. Based on 0.35 mm ball pad diameter. Solder paste is 0.15 mm thickness and 0.35 mm diameter.

2. PBGA stands for Plastic Ball Grid Array.

3. The terminal A1 corner must be identified on the top surface by using a corner chamfer, ink or metallized markings, or other feature of package body or integral heatslug. A distinguishing feature is allowable on the bottom surface of the package to identify the terminal A1corner. Exact shape of each corner is optional.



# 5 Ordering information







# 6 Revision history

Table 54 summarizes customer facing revisions to this document.

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 07-Oct-2010 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 11-Apr-2012 | 2        | <ul> <li><i>Figure 1 (SPC564A70 series block diagram)</i>, added ECSM block and its definition in the elegend.</li> <li><i>Table 3 (SPC564A70 series block summary)</i>, added the following blocks: REACN, SIU, ECSM, FMPLL, PIT and SWT.</li> <li>Updated <i>Table 9 (Absolute maximum ratings)</i></li> <li>In <i>3, Electrical characteristics</i>, deleted the "Recommended operating conditions" subsection.</li> <li><i>Table 15 (PMC operating conditions and external regulators supply voltage)</i>, removed minimum value of V<sub>DDREG</sub> and its footnote.</li> <li>Updated <i>Table 16 (PMC electrical characteristics)</i></li> <li>Updated <i>Table 16 (PMC electrical specifications)</i></li> <li><i>Figure 8 (Core voltage regulator controller external components preferred configuration)</i>, added "T1" label to indicate the transistor.</li> <li><i>Table 21 (DC electrical specifications)</i>, in the V<sub>DDE</sub> column changed all 5.5 to 5.25</li> <li><i>Table 22 (I/O pad average IDDE specification)</i>: Renamed V<sub>QC</sub>, was V<sub>QD</sub></li> <li>Updated minimum and maximum value of V<sub>QC</sub> deleted all footnote</li> <li><i>Table 27 (Temperature sensor electrical characteristics)</i>, updated minimum and maximum value of v<sub>QC</sub> deleted all footnote</li> <li><i>Table 23 (APC, RWSC, WWSC settings vs. frequency of operation)</i></li> <li>Updated <i>Table 33 (Flash program and erase specifications)</i></li> <li><i>Table 34 (Plash EEPROM module life)</i>: updated temperature value in the Retention description (was 150 °C, is 85 °C)</li> <li>added values for Retention</li> <li><i>Table 36 (Pad AC specifications (VDDE = 4.75 V)</i>): changed maximum value of Slow to 20/20</li> <li>Updated <i>Table 36 (Pad AC specifications (VDDE = 3.0 V)</i>)</li> <li><i>Table 38 (JTAG pin AC electrical characteristics</i>): changed all parameter classification to D</li> <li>changed all parameter classific</li></ul> |

Table 54. Document revision history



| Date        | Revision         | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11-Apr-2012 | 2<br>(continued) | <ul> <li>Added Table 40 (Nexus debug port operating frequency)</li> <li>Table 40 (Nexus debug port operating frequency), added a footnote near the value of t<sub>AAI</sub></li> <li>Table 45 (eMIOS timing): <ul> <li>changed minumum value of t<sub>MOPW</sub> to 1</li> <li>removed the footnote of t<sub>MOPW</sub></li> </ul> </li> <li>Merged "DSPI timing (V<sub>DDEH</sub> = 3.0 to 3.6 V)" and "DSPI timing (V<sub>DDEH</sub> = 4.5 to 5.5V)" tables into Table 47 (DSPI timing) and changed all parameter classification to D</li> <li>Table 48 (eQADC SSI timing characteristics (pads at 3.3 V or at 5.0 V)) changed all parameter classification to D</li> <li>Table 52 (LBGA208 mechanical data) deleted Notes column and moved all footnote next to relative references</li> <li>Table 53 (PBGA324 package mechanical data) deleted Notes column and moved all footnote next to relative references</li> <li>[[ST_Specific]]</li> <li>Table 12 (Thermal characteristics for 324-pin PBGA), updated values In Section 3.6, Power management control (PMC) and power on reset (POR) electrical specifications, deleted the "Voltage regulator controller (V<sub>RC</sub>) electrical specifications"</li> </ul>                                                                                                                                                                                                                       |
| 06-Jun-2012 | 3                | <ul> <li>Minor editorial changes and improvements throughout.</li> <li>In Section 2.4, Signal summary, Table 4 (SPC564A70 signal properties), updated the following properties for the Nexus pins:</li> <li>Added a footnote to the "Nexus" title for this pin group.</li> <li>Added a footnote to the "Name" entry for EVTO.</li> <li>Updated the "Status During reset" entry for EVTO.</li> <li>In Section 3.2, Maximum ratings, Table 9 (Absolute maximum ratings), removed the "TBD - To be defined" footnote.</li> <li>In Section 3.8, DC electrical specifications, Table 21 (DC electrical specifications), removed the "TBD - To be defined" footnote.</li> <li>In Section 3.9, I/O pad current specifications, Table 22 (I/O pad average IDDE specifications):</li> <li>Updated values and replaced TBDs with numerical data.</li> <li>Removed the "TBD - To be defined" footnote.</li> <li>In Section 3.9.1, I/O pad VRC33 current specifications, Table 23 (I/O pad VRC33 average IDDE specifications):</li> <li>Updated values and replaced TBDs with numerical data.</li> <li>Removed the "TBD - To be defined" footnote.</li> <li>In Section 3.14, Platform flash controller electrical characteristics, Table 32 (APC, RWSC, WWSC settings vs. frequency of operation), removed the "TBD - To be defined" footnote.</li> <li>In Table 54 (Document revision history), removed extraneous text from the Revision 2 entry.</li> </ul> |
| 18-Sep-2013 | 4                | Updated Disclaimer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

#### Table 54. Document revision history (continued)



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

