# High Performance Resonant Mode Controllers The MC34067/MC33067 are high performance zero voltage switch resonant mode controllers designed for off-line and dc-to-dc converter applications that utilize frequency modulated constant off-time or constant deadtime control. These integrated circuits feature a variable frequency oscillator, a precise retriggerable one-shot timer, temperature compensated reference, high gain wide bandwidth error amplifier, steering flip-flop, and dual high current totem pole outputs ideally suited for driving power MOSFETs. Also included are protective features consisting of a high speed fault comparator and latch, programmable soft-start circuitry, input undervoltage lockout with selectable thresholds, and reference undervoltage lockout. These devices are available in dual-in-line and surface mount packages. #### **Features** - Zero Voltage Switch Resonant Mode Operation - Variable Frequency Oscillator with a Control Range Exceeding 1000:1 - Precision One-Shot Timer for Controlled Off-Time - Internally Trimmed Bandgap Reference - 4.0 MHz Error Amplifier - Dual High Current Totem Pole Outputs - Selectable Undervoltage Lockout Thresholds with Hysteresis - Enable Input - Programmable Soft-Start Circuitry - Low Startup Current for Off-Line Operation - NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant Figure 1. Simplified Block Diagram ## ON Semiconductor® www.onsemi.com ## MARKING DIAGRAMS **CASE 751G** x = 3 or 4 A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package #### **PIN CONNECTIONS** #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------|-------------------------| | Power Supply Voltage | V <sub>CC</sub> | 20 | V | | Drive Output Current, Source or Sink (Note 1) - Continuous - Pulsed (0.5 μs), 25% Duty Cycle | Io | 0.3<br>1.5 | А | | Error Amplifier, Fault, One-Shot, Oscillator and Soft-Start Inputs | V <sub>in</sub> | - 1.0 to + 6.0 | V | | UVLO Adjust Input | V <sub>in(UVLO)</sub> | – 1.0 to V <sub>CC</sub> | V | | Power Dissipation and Thermal Characteristics DW Suffix, Plastic Package, Case 751G $T_A = 25^{\circ}\text{C}$ Thermal Resistance, Junction–to–Air P Suffix, Plastic Package, Case 648 $T_A = 25^{\circ}\text{C}$ Thermal Resistance, Junction–to–Air | P <sub>D</sub><br>R <sub>θJA</sub><br>P <sub>D</sub><br>R <sub>θJA</sub> | 862<br>145<br>1.25<br>100 | mW<br>°C/W<br>W<br>°C/W | | Operating Junction Temperature | TJ | + 150 | °C | | Operating Ambient Temperature<br>MC34067<br>MC33067, NCV33067 | T <sub>A</sub> | 0 to + 70<br>- 40 to + 85 | °C | | Storage Temperature | T <sub>stg</sub> | - 55 to + 150 | °C | | ESD Capability, HBM Model per JEDEC JESD22-A114F | - | 2.0 | kV | | ESD Capability, CDM Model per JEDEC JESD22-C101E | - | 1.0 | kV | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. NOTE: This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78. #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|-----------------------|-----------------------| | MC33067DWG | SOIC-16W<br>(Pb-Free) | 47 Units / Rail | | MC33067DWR2G | SOIC-16W<br>(Pb-Free) | 1000 / Tape & Reel | | NCV33067DWR2G* | SOIC-16W<br>(Pb-Free) | 1000 / Tape & Reel | | MC33067PG | PDIP-16<br>(Pb-Free) | 25 Units / Rail | | MC34067DWG | SOIC-16W<br>(Pb-Free) | 47 Units / Rail | | MC34067DWR2G | SOIC-16W<br>(Pb-Free) | 1000 / Tape & Reel | | MC34067PG | PDIP-16<br>(Pb-Free) | 25 Units / Rail | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. #### **ELECTRICAL CHARACTERISTICS** $(V_{CC}$ = 12 V [Note 2], $R_{OSC}$ = 18.2 k, $R_{VFO}$ = 2940 $\Omega$ , $C_{OSC}$ = 300 pF, $R_{T}$ = 2370 $\Omega$ , $C_{T}$ = 300 pF, $C_{L}$ = 1.0 nF. For typical values $T_A = 25$ °C, for min/max values $T_A$ is the operating ambient temperature range that applies (Note 3), unless otherwise noted.) | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------|------------------------------------|------------|------------|------------|------| | REFERENCE SECTION | • | | | • | • | | Reference Output Voltage (I <sub>O</sub> = 0 mA, T <sub>J</sub> = 25°C) | $V_{ref}$ | 5.0 | 5.1 | 5.2 | V | | Line Regulation (V <sub>CC</sub> = 10 V to 18 V) | Reg <sub>line</sub> | - | 1.0 | 20 | mV | | Load Regulation (I <sub>O</sub> = 0 mA to 10 mA) | Reg <sub>load</sub> | _ | 1.0 | 20 | mV | | Total Output Variation Over Line, Load, and Temperature | V <sub>ref</sub> | 4.9 | _ | 5.3 | V | | Output Short Circuit Current<br>(0°C to 70°C)<br>(-40°C to 85°C) | I <sub>O</sub> | 30<br>25 | 100<br>100 | 190<br>225 | mA | | Reference Undervoltage Lockout Threshold | $V_{th}$ | 3.8 | 4.3 | 4.8 | V | | ERROR AMPLIFIER | | | | | | | Input Offset Voltage (V <sub>CM</sub> = 1.5 V) | V <sub>IO</sub> | - | 1.0 | 10 | mV | | Input Bias Current (V <sub>CM</sub> = 1.5 V) | I <sub>IB</sub> | _ | 0.2 | 1.0 | μΑ | | Input Offset Current (V <sub>CM</sub> = 1.5 V) | I <sub>IO</sub> | _ | 0 | 0.5 | μΑ | | Open Loop Voltage Gain (V <sub>CM</sub> = 1.5 V, V <sub>O</sub> = 2.0 V) | A <sub>VOL</sub> | 70 | 100 | - | dB | | Gain Bandwidth Product (f = 100 kHz) $T_A = 25$ °C $T_A = T_{low}$ to $T_{high}$ | GBW | 3.0<br>2.7 | 5.0<br>- | -<br>- | MHz | | Input Common Mode Rejection Ratio (V <sub>CM</sub> = 1.5 V to 5.0 V) | CMR | 70 | 95 | _ | dB | | Power Supply Rejection Ratio (V <sub>CC</sub> = 10 V to 18 V, f = 120 Hz) | PSR | 80 | 100 | - | dB | | Output Voltage Swing High State (I <sub>source</sub> = 2.0 mA) Low State (I <sub>sink</sub> = 4.0 mA) | V <sub>OH</sub><br>V <sub>OL</sub> | 2.8 | 3.2<br>0.6 | _<br>0.8 | ٧ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - 1. Maximum package power dissipation limits must be observed. - Adjust V<sub>CC</sub> above the Startup Threshold voltage before setting to 12 V. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. - 4. $T_{low} = 0^{\circ}C$ for MC34067 - = 40°C for MC33067, NCV33067 $T_{high}$ = + 70°C for MC34067 - - = +85°C for MC33067, NCV33067 **ELECTRICAL CHARACTERISTICS (continued)** ( $V_{CC}$ = 12 V [Note 6], $R_{OSC}$ = 18.2 k, $R_{VFO}$ = 2940 $\Omega$ , $C_{OSC}$ = 300 pF, $R_T$ = 2370 $\Omega$ , $C_T$ = 300 pF, $C_L$ = 1.0 nF. For typical values $T_A$ = 25°C, for min/max values $T_A$ is the operating ambient temperature range that applies (Note 7), unless otherwise noted.) | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------|---------------------------|-----------------|------| | OSCILLATOR | | | | | | | Frequency (Error Amp Output Low) Total Variation ( $V_{CC} = 10 \text{ V}$ to 18 V, $T_A = T_{Low}$ to $T_{High}$ ) | f <sub>OSC(low)</sub> | 490 | 525 | 550 | kHz | | Frequency (Error Amp Output High) Total Variation ( $V_{CC} = 10 \text{ V}$ to 18 V, $T_A = T_{Low}$ to $T_{High}$ ) | f <sub>OSC(high)</sub> | 1850 | 2050 | 2200 | kHz | | Oscillator Control Input Voltage, Pin 3 | V <sub>in</sub> | - | 2.5 | - | V | | ONE-SHOT | | | | | | | Drive Output Off–Time $T_A = 25^{\circ}C$ Total Variation ( $V_{CC} = 10 \text{ V}$ to 18 V, $T_A = T_{Low}$ to $T_{High}$ ) | t <sub>Blank</sub> | 235<br>225 | 250<br>– | 270<br>280 | ns | | DRIVE OUTPUTS | | | | | | | Output Voltage Low State (I <sub>Sink</sub> = 20 mA) (I <sub>Sink</sub> = 200 mA) High State (I <sub>Source</sub> = 20 mA) (I <sub>Source</sub> = 200 mA) | V <sub>OL</sub><br>V <sub>OH</sub> | -<br>9.5<br>9.0 | 0.8<br>1.5<br>10.3<br>9.7 | 1.2<br>2.0<br>– | V | | Output Voltage with UVLO Activated (V <sub>CC</sub> = 6.0 V, I <sub>Sink</sub> = 1.0 mA) | V <sub>OL(UVLO)</sub> | - | 0.8 | 1.2 | V | | Output Voltage Rise Time (C <sub>L</sub> = 1.0 nF) | t <sub>r</sub> | - | 20 | 50 | ns | | Output Voltage Fall Time (C <sub>L</sub> = 1.0 nF) | t <sub>f</sub> | - | 15 | 50 | ns | | FAULT COMPARATOR | | | | | | | Input Threshold | $V_{th}$ | 0.93 | 1.0 | 1.07 | V | | Input Bias Current (V <sub>Pin 10</sub> = 0 V) | I <sub>IB</sub> | - | - 2.0 | - 10 | μΑ | | Propagation Delay to Drive Outputs (100 mV Overdrive) | t <sub>PLH(In/Out)</sub> | - | 60 | 100 | ns | | SOFT-START | | | | | | | Capacitor Charge Current (V <sub>Pin 11</sub> = 2.5 V) | I <sub>chg</sub> | 4.5 | 9.0 | 14 | μΑ | | Capacitor Discharge Current (V <sub>Pin 11</sub> = 2.5 V) | I <sub>dischg</sub> | 3.0 | 8.0 | - | mA | | UNDERVOLTAGE LOCKOUT | | | | | | | Startup Threshold, V <sub>CC</sub> Increasing Enable/UVLO Adjust Pin Open Enable/UVLO Adjust Pin Connected to V <sub>CC</sub> | V <sub>th(UVLO)</sub> | 14.8<br>8.0 | 16<br>9.0 | 17.2<br>10 | V | | Minimum Operating Voltage After Turn–On, V <sub>CC</sub> Decreasing Enable/UVLO Adjust Pin Open Enable/UVLO Adjust Pin Connected to V <sub>CC</sub> | V <sub>CC(min)</sub> | 8.0<br>7.6 | 9.0<br>8.6 | 10<br>9.6 | V | | Enable/UVLO Adjust Shutdown Threshold Voltage | V <sub>th(Enable)</sub> | 6.0 | 7.0 | - | V | | Enable/UVLO Adjust Input Current (Pin 9 = 0 V) | l <sub>in(Enable)</sub> | _ | - 0.2 | - 1.0 | mA | | TOTAL DEVICE | • | - | - | - | - | | Power Supply Current (Enable/UVLO Adjust Pin Open) Startup (V <sub>CC</sub> = 13.5 V) Operating (f <sub>OSC</sub> = 500 kHz) (Note 6) | I <sub>CC</sub> | <u>-</u> | 0.5<br>27 | 0.8<br>35 | mA | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - 5. Maximum package power dissipation limits must be observed. - 6. Adjust V<sub>CC</sub> above the Startup Threshold voltage before setting to 12 V. 7. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. - 8. $T_{low} = 0^{\circ}C$ for MC34067 = -40°C for MC33067, NCV33067 $T_{high} = +70^{\circ}C \text{ for MC34067}$ = +85°C for MC33067, NCV33067 Figure 2. Oscillator Timing Resistor versus Discharge Time Figure 3. Oscillator Frequency versus Oscillator Control Current Figure 4. Error Amp Output Low State Voltage versus Oscillator Control Current Figure 5. One–Shot Timing Resistor versus Period Figure 6. Open Loop Voltage Gain and Phase versus Frequency Figure 7. Reference Output Voltage Change versus Temperature Figure 8. Reference Output Voltage Change versus Source Current Figure 9. Drive Output Saturation Voltage versus Load Current Figure 10. Drive Output Waveform Figure 11. Soft-Start Saturation Voltage versus Capacitor Discharge Current Figure 12. Operating Frequency versus Supply Current Figure 13. Supply Current versus Supply Voltage Figure 14. MC34067 Representative Block Diagram Figure 15. Timing Diagram #### **OPERATING DESCRIPTION** #### Introduction As power supply designers have strived to increase power conversion efficiency and reduce passive component size, high frequency resonant mode power converters have emerged as attractive alternatives to conventional pulse—width modulated control. When compared to pulse—width modulated converters, resonant mode control offers several benefits including lower switching losses, higher efficiency, lower EMI emission, and smaller size. A new integrated circuit has been developed to support this trend in power supply design. The MC34067 Resonant Mode Controller is a high performance bipolar IC dedicated to variable frequency power control at frequencies exceeding 1.0 MHz. This integrated circuit provides the features and performance specifically for zero voltage switching resonant mode power supply applications. The primary purpose of the control chip is to provide a fixed off-time to the gates of external power MOSFETs at a repetition rate regulated by a feedback control loop. Additional features of the IC ensure that system startup and fault conditions are administered in a safe, controlled manner. A simplified block diagram of the IC is shown on the front page, which identifies the main functional blocks and the block—to—block interconnects. Figure 14 is a detailed functional diagram which accurately represents the internal circuitry. The various functions can be divided into two sections. The first section includes the primary control path which produces precise output pulses at the desired frequency. Included in this section are a variable frequency Oscillator, a One—Shot, a pulse Steering Flip—Flop, a pair of power MOSFET Drivers, and a wide bandwidth Error Amplifier. The second section provides several peripheral support functions including a voltage reference, undervoltage lockout, soft—start circuit, and a fault detector. #### **Primary Control Path** The output pulse width and repetition rate are regulated through the interaction of the variable frequency Oscillator, One—Shot timer and Error Amplifier. The Oscillator triggers the One—Shot which generates a pulse that is alternately steered to a pair of totem pole output drivers by a toggle Flip—Flop. The Error Amplifier monitors the output of the regulator and modulates the frequency of the Oscillator. High speed Schottky logic is used throughout the primary control channel to minimize delays and enhance high frequency characteristics. #### Oscillator The characteristics of the variable frequency Oscillator are crucial for precise controller performance at high operating frequencies. In addition to triggering the One–Shot timer and initiating the output deadtime, the oscillator also determines the initial voltage for the one–shot capacitor. The Oscillator is designed to operate at frequencies exceeding 1.0 MHz. The Error Amplifier can control the oscillator frequency over a 1000:1 frequency range, and both the minimum and maximum frequencies are easily and accurately programmed by the proper selection of external components. The functional diagram of the Oscillator and One–Shot timer is shown in Figure 16. The oscillator capacitor ( $C_{OSC}$ ) is initially charged by transistor Q1. When $C_{OSC}$ exceeds the 4.9 V upper threshold of the oscillator comparator, the base of Q1 is pulled low allowing $C_{OSC}$ to discharge through the external resistor, ( $R_{OSC}$ ), and the oscillator control current, ( $I_{OSC}$ ). When the voltage on $C_{OSC}$ falls below the 3.6 V lower threshold of the comparator, Q1 turns on and again charges $C_{OSC}$ . $C_{OSC}$ charges from 3.6 V to 5.1 V in less than 50 ns. The high slew rate of $C_{OSC}$ and the propagation delay of the comparator make it difficult to control the peak voltage. This accuracy issue is overcome by clamping the base of Q1 through a diode to a voltage reference. The peak voltage of the oscillator waveform is thereby precisely set at 5.1 V. Figure 16. Oscillator and One-Shot Timer The frequency of the Oscillator is modulated by varying the current flowing out of the Oscillator Control Current ( $I_{OSC}$ ) pin. The $I_{OSC}$ pin is the output of a voltage regulator. The input of the voltage regulator is tied to the variable frequency oscillator. The discharge current of the Oscillator increases by increasing the current out of the $I_{OSC}$ pin. Resistor $R_{VFO}$ is used in conjunction with the Error Amp output to change the $I_{OSC}$ current. Maximum frequency occurs when the Error Amplifier output is at its low state with a saturation voltage of 0.1 V at 1.0 mA. The minimum oscillator frequency will result when the $I_{OSC}$ current is zero, and $C_{OSC}$ is discharged through the external resistor ( $R_{OSC}$ ). This occurs when the Error Amplifier output is at its high state of 2.5 V. The minimum and maximum oscillator frequencies are programmed by the proper selection of resistor $R_{OSC}$ and $R_{VFO}$ . The minimum frequency is programmed by R<sub>OSC</sub> using Equation 1: $$R_{OSC} = \frac{\frac{1}{f_{(min)}} - t_{PD}}{C_{OSC} \ell n \left(\frac{5.1}{3.6}\right)} = \frac{t_{(max)} - 70 \text{ ns}}{0.348 C_{OSC}} \quad (eq. 1)$$ where t<sub>PD</sub> is the internal propagation delay. The maximum oscillator frequency is set by the current through resistor $R_{VFO}$ . The current required to discharge $C_{OSC}$ at the maximum oscillator frequency can be calculated by Equation 2: $$I_{\text{(max)}} = C_{\text{OSC}} - \frac{5.1 - 3.6}{\frac{1}{f_{\text{(max)}}}} = 1.5C_{\text{OSC}} f_{\text{(max)}}$$ (eq. 2) The discharge current through $R_{OSC}$ must also be known and can be calculated by Equation 3: $$I_{ROSC} = \frac{5.1 - 3.6}{ROSC} \varepsilon \left( -\frac{\frac{1}{f_{(min)}}}{ROSC^{COSC}} \right)$$ $$= \frac{1.5}{ROSC} \varepsilon \left( -\frac{1}{f_{(min)}ROSC^{COSC}} \right)$$ (eq. 3) Resistor R<sub>VFO</sub> can now be calculated by Equation 4: $$R_{VFO} = \frac{2.5 - V_{EAsat}}{I_{(max)} - I_{ROSC}}$$ (eq. 4) #### **One-Shot Timer** The One–Shot is designed to disable both outputs simultaneously providing a deadtime before either output is enabled. The One–Shot capacitor $(C_T)$ is charged concurrently with the oscillator capacitor by transistor Q1, as shown in Figure 16. The one–shot period begins when the oscillator comparator turns off Q1, allowing $C_T$ to discharge. The period ends when resistor $R_T$ discharges $C_T$ to the threshold of the One–Shot comparator. The lower threshold of the One–Shot is 3.6 V. By choosing $C_T$ , $R_T$ can by solved by Equation 5: $$R_T = \frac{t_{OS}}{C_T \ln \left(\frac{5.1}{3.6}\right)} = \frac{t_{OS}}{0.348 C_T}$$ (eq. 5) Errors in the threshold voltage and propagation delays through the output drivers will affect the One–Shot period. To guarantee accuracy, the output pulse of the control chip is trimmed to within 5% of 250 ns with nominal values of $R_{\rm T}$ and $C_{\rm T}$ . The outputs of the Oscillator and One–Shot comparators are OR'd together to produce the pulse t<sub>OS</sub>, which drives the Flip–Flop and output drivers. The output pulse (t<sub>OS</sub>) is initiated by the Oscillator and terminated by the One–Shot comparator. With zero voltage resonant mode converters, the oscillator discharge time should never be set less than the one–shot period. #### **Error Amplifier** A fully accessible high performance Error Amplifier is provided for feedback control of the power supply system. The Error Amplifier is internally compensated and features dc open loop gain greater than 70 dB, input offset voltage of less than 10 mV and a guaranteed minimum gain—bandwidth product of 2.5 MHz. The input common mode range extends from 1.5 V to 5.1 V, which includes the reference voltage. Figure 17. Error Amplifier and Clamp When the Error Amplifier output is coupled to the $I_{OSC}$ pin by $R_{VFO}$ , as illustrated in Figure 17, it provides the Oscillator Control Current, $I_{OSC}$ . The output swing of the Error Amplifier is restricted by a clamp circuit to improve its transient recovery time. #### **Output Section** The pulse(t<sub>OS</sub>), generated by the Oscillator and One–Shot timer is gated to dual totem–pole output drives by the Steering Flip–Flop shown in Figure 18. Positive transitions of t<sub>OS</sub> toggle the Flip–Flop, which causes the pulses to alternate between Output A and Output B. The flip–flop is reset by the undervoltage lockout circuit during startup to guarantee that the first pulse appears at Output A. Figure 18. Steering Flip-Flop and Output Drivers The totem—pole output drivers are ideally suited for driving power MOSFETs and are capable of sourcing and sinking 1.5 A. Rise and fall times are typically 20 ns and 15 ns respectfully when driving a 1.0 nF load. High source/sink capability in a totem—pole driver normally increases the risk of high cross conduction current during output transitions. The MC34067 utilizes a unique design that virtually eliminates cross conduction, thus controlling the chip power dissipation at high frequencies. A separate power ground pin is provided to isolate the sensitive analog circuitry from large transient currents. Figure 19. Undervoltage Lockout and Reference #### PERIPHERAL SUPPORT FUNCTIONS The MC34067 Resonant Controller provides a number of support and protection functions including a precision voltage reference, undervoltage lockout comparators, soft–start circuitry, and a fault detector. These peripheral circuits ensure that the power supply can be turned on and off in a controlled manner and that the system will be quickly disabled when a fault condition occurs. #### **Undervoltage Lockout and Voltage Reference** Separate undervoltage lockout comparators sense the input $V_{CC}$ voltage and the regulated reference voltage as illustrated in Figure 19. When $V_{CC}$ increases to the upper threshold voltage, the $V_{CC}$ UVLO comparator enables the Reference Regulator. After the $V_{ref}$ output of the Reference Regulator rises to 4.2 V, the $V_{ref}$ UVLO comparator switches the UVLO signal to a logic zero state enabling the primary control path. Reducing $V_{CC}$ to the lower threshold voltage causes the $V_{CC}$ UVLO comparator to disable the Reference Regulator. The $V_{ref}$ UVLO comparator then switches the UVLO output to a logic one state disabling the controller. The Enable/UVLO Adjust pin allows the power supply designer to select the $V_{CC}$ UVLO threshold voltages. When this pin is open, the comparator switches the controller on at 16 V and off at 9.0 V. If this pin is connected to the $V_{CC}$ terminal, the upper and lower thresholds are reduced to 9.0 V and 8.6 V, respectively. Forcing the Enable/UVLO Adjust pin low will pull the $V_{CC}$ UVLO comparator input low (through an internal diode) turning off the controller. The Reference Regulator provides a precise 5.1 V reference to internal circuitry and can deliver up to 10 mA to external loads. The reference is trimmed to better than 2% initial accuracy and includes active short circuit protection. #### **Fault Detection** Converter protection from adverse operating conditions can be implemented with proper use of the Fault Comparator and Latch blocks that are illustrated in Figure 20. The Fault Comparator has an input threshold of 1.0 V and when exceeded, sets the Fault Latch and generates two logic signals that simultaneously disable the primary control path. The signal line labeled "Fault" connects directly to two gates that control the output drivers. This direct path reduces the driver turn–off propagation delay to approximately 70 ns. The Fault Latch output is OR'ed with the UVLO output that is derived from the $V_{\rm ref}$ UVLO comparator, to produce the logic output labeled "UVLO+Fault". This signal disables the Oscillator and the One–Shot by forcing both the $C_{\rm OSC}$ and $C_{\rm T}$ capacitors to be continually charged. The Fault Latch is automatically reset during startup by a logic "1" that appears at the $V_{ref}$ UVLO comparator output. The latch can also be reset after startup by momentarily pulling the Enable/UVLO Adjust pin low to disable the Reference. Note that after activation, the Fault Latch will remain in a set state only as long as $V_{CC}$ is provided to the MC34067. Also, Drive Output B will assume a high state if the Fault input signal drops below the 1.0 V threshold level even after the Fault Latch has been set. In some applications this characteristic could be problematic but it can be easily remedied by AC coupling Drive Output B. Figure 20. Fault Detector and Soft-Start # Soft-Start Circuit The Soft–Start circuit shown in Figure 20 forces the variable frequency Oscillator to start at the maximum frequency and ramp downward until regulated by the feedback control loop. The external capacitor at the $C_{Soft-Start}$ terminal is initially discharged by the UVLO+Fault signal. The low voltage on the capacitor passes through the Soft–Start Buffer to hold the Error Amplifier output low. After UVLO+Fault switches to a logic zero, the soft–start capacitor is charged by a 9.0 $\mu$ A current source. The buffer allows the Error Amplifier output to follow the soft–start capacitor until it is regulated by the Error Amplifier inputs. The soft–start function is generally applicable to controllers operating below resonance and can be disabled by simply opening the $C_{Soft-Start}$ terminal. #### **APPLICATIONS INFORMATION** The MC34067 is specifically designed for zero voltage switching (ZVS) quasi-resonant converter (QRC) applications. The IC is optimized for double-ended push-pull or bridge type converters operating in continuous conduction mode. Operation of this type of ZVS with resonant properties is similar to standard push-pull or bridge circuits in that the energy is transferred during the transistor on-time. The difference is that a series resonant tank is usually introduced to shape the voltage across the power transistor prior to turn-on. The resonant tank in this topology is not used to deliver energy to the output as is the case with zero current switch topologies. When the power transistor is enabled the voltage across it should already be zero, yielding minimal switching loss. Figure 21 shows a timing diagram for a half-bridge ZVS QRC. An application circuit is shown in Figure 22. The circuit built is a dc to dc half-bridge converter delivering 75 W to the output from a 48 V source. When building a zero voltage switch (ZVS) circuit, the objective is to waveshape the power transistor's voltage waveform so that the voltage across the transistor is zero when the device is turned on. The purpose of the control IC is to allow a resonant tank to waveshape the voltage across the power transistor while still maintaining regulation. This is accomplished by maintaining a fixed deadtime and by varying the frequency; thus the effective duty cycle is changed. Primary side resonance can be used with ZVS circuits. In the application circuit, the elements that make the resonant tank are the primary leakage inductance of the transformer $(L_L)$ and the average output capacitance $(C_{OSS})$ of a power MOSFET $(C_R)$ . The desired resonant frequency for the application circuit is calculated by Equation 6: $$f_{\Gamma} = \frac{1}{2\pi\sqrt{L_{L} 2C_{R}}}$$ (eq. 6) In the application circuit, the operating voltage is low and the value of $C_{OSS}$ versus Drain Voltage is known. Because the $C_{OSS}$ of a MOSFET changes with drain voltage, the value of the $C_R$ is approximated as the average $C_{OSS}$ of the MOSFET. For the application circuit the average $C_{OSS}$ can be calculated by Equation 7: $$C_R = \sqrt{2} * C_{OSS}$$ measured at $\frac{1}{2} V_{in}$ (eq. 7) The MOSFET chosen fixes $C_R$ and that $L_L$ is adjusted to achieve the desired resonant frequency. However, the desired resonant frequency is less critical than the leakage inductance. Figure 21 shows the primary current ramping toward its peak value during the resonant transition. During this time, there is circulating current flowing through the secondary inductance, which effectively makes the primary inductance appear shorted. Therefore, the current through the primary will ramp to its peak value at a rate controlled by the leakage inductance and the applied voltage. Energy is not transferred to the secondary during this stage, because the primary current has not overcome the circulating current in the secondary. The larger the leakage inductance, the longer it takes for the primary current to slew. The practical effect of this is to lower the duty cycle, thus reducing the operating range. The maximum duty cycle is controlled by the leakage inductance, not by the MC34067. The One–Shot in the MC34067 only assures that the power switch is turned on under a zero voltage condition. Adjust the one–shot period so that the output switch is activated while the primary current is slewing but before the current changes polarity. The resonant stage should then be designed to be as long as the time for the primary current to go to 0 A. Figure 21. Application Timing Diagram | Test | Conditions | Results | |-----------------|-----------------------------------------------------------------------------------|--------------------------------| | Line Regulation | $V_{in} = 40 \text{ V}$ to 56 V, $I_{O} = 15 \text{ A}$ | $20 \text{ mV} = \pm 0.198\%$ | | Load Regulation | $V_{in} = 48 \text{ V, I}_{O} = 10 \text{ A to } 15 \text{ A}$ | $4.0 \text{ mV} = \pm 0.039\%$ | | Output Ripple | $V_{in} = 48 \text{ V, IO} = 15 \text{ A, } f_{switch} = 1.0 \text{ MHz}$ | 25 mV <sub>p-p</sub> | | Efficiency | $V_{in} = 48 \text{ V}$ , $I_O = 10 \text{ A}$ , $f_{switch} = 1.7 \text{ MHz}$ | 83.5% | | | $V_{in} = 48 \text{ V}$ , $I_{O} = 15 \text{ A}$ , $f_{switch} = 1.0 \text{ MHz}$ | 84.2% | Primary: 12 turns #48 AWG (1300 strands litz wire) Secondary: 6 turns center tapped #48 AWG (1300 strands litz wire) Core; Philips 3F3 4312 020 4124 Bobbin: Philips 4322 021 3525 Primary Leakage Inductance = 1.0 μH L1 = 2 turns #48 AWG (1300 strands litz wire) Core: Philips 3F3 EP10–3F3 Bobbin: Philips EP10PCB1–8 Inductance = 1.8 μH All windings: 8 turns #36 AWG Core: Philips 3F3 EP7–3F3 Bobbin: Philips EP7PCB1–6 T3 = Coilcraft D1870 (100 turns) T2 = , 5 turns #48 AWG (1300 strands litz wire) Core: 0.5" diameter air code Inductance = 100 nH L2 = $\label{eq:heatsinks} \mbox{Heatsinks} = \mbox{AAVID Engineering Inc. } 533402B02552 \mbox{ with clip} \\ \mbox{MC34067-5803}$ Insulators = Berquist Sil-Pad 1500 Figure 22. Application Circuit (Top View) Figure 23. Printed Circuit Board and Component Layout # **MECHANICAL CASE OUTLINE** PDIP-16 **DATE 22 APR 2015** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - DIMENSIONING AND TOLERANGING FER ASME 114-3M, 1994 CONTROLLING DIMENSION: INCHES. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACKAGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH. - DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR - DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE - DIMENSION 8B IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE - CORNERS). | | INCHES | | MILLIMETER | | |-----|--------|-------|------------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 0.210 | | 5.33 | | A1 | 0.015 | | 0.38 | | | A2 | 0.115 | 0.195 | 2.92 | 4.95 | | b | 0.014 | 0.022 | 0.35 | 0.56 | | b2 | 0.060 | TYP | 1.52 | TYP | | С | 0.008 | 0.014 | 0.20 | 0.36 | | D | 0.735 | 0.775 | 18.67 | 19.69 | | D1 | 0.005 | | 0.13 | | | E | 0.300 | 0.325 | 7.62 | 8.26 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | | е | 0.100 | BSC | 2.54 BSC | | | eB | | 0.430 | | 10.92 | | L | 0.115 | 0.150 | 2.92 | 3.81 | | M | | 10° | | 10° | #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | STYLE 1 | : | STYLE 2 | : | |---------|---------|---------|--------------| | PIN 1. | CATHODE | PIN 1. | COMMON DRAIN | | 2. | CATHODE | 2. | COMMON DRAIN | | 3. | CATHODE | 3. | COMMON DRAIN | | 4. | CATHODE | 4. | COMMON DRAIN | | 5. | CATHODE | 5. | COMMON DRAIN | | 6. | CATHODE | 6. | COMMON DRAIN | | 7. | CATHODE | 7. | COMMON DRAIN | | 8. | CATHODE | 8. | COMMON DRAIN | | 9. | ANODE | 9. | GATE | | 10. | ANODE | 10. | SOURCE | | 11. | ANODE | 11. | GATE | | 12. | ANODE | 12. | SOURCE | | 13. | ANODE | 13. | GATE | | 14. | ANODE | 14. | SOURCE | | 15. | ANODE | 15. | GATE | | 16. | ANODE | 16. | SOURCE | | DOCUMENT NUMBER: | 98ASB42431B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | PDIP-16 | | PAGE 1 OF 1 | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. SOIC-16 WB CASE 751G ISSUE E **DATE 08 OCT 2021** DETAIL A #### NOTES - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: MILLIMETERS - DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION. - DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. - MAXIMUM MOLD PROTRUSION OR FLASH TO BE 0.15 PER SIDE. | | MILLIMETERS | | | |-----|-------------|-------|--| | DIM | MIN. | MAX. | | | Α | 2.35 | 2.65 | | | A1 | 0.10 | 0.25 | | | В | 0.35 | 0.49 | | | С | 0.23 | 0.32 | | | D | 10.15 | 10.45 | | | E | 7.40 | 7.60 | | | е | 1.27 BSC | | | | Н | 10.05 | 10.55 | | | h | 0.53 REF | | | | ١ | 0.50 0.90 | | | | М | 0* | 7* | | MOUNTING FOOTPRINT ## **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot YY = Year ww = Work Week G = Pb-Free Package not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42567B | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-16 WB | | PAGE 1 OF 1 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative