# **EZ-BLE Creator Module** ### **General Description** The CYBLE-212019-00 is a Bluetooth<sup>®</sup> Low Energy (BLE) wireless module solution. The CYBLE-212019-00 is a turnkey solution and includes onboard crystal oscillators, trace antenna, passive components, and the Cypress PSoC 4 BLE. Refer to the PSoC 4 BLE datasheet for additional details on the capabilities of the PSoC 4 BLE device used on this module. The CYBLE-212019-00 supports a number of peripheral functions (ADC, timers, counters, PWM) and serial communication protocols ( $I^2$ C, UART, SPI) through its programmable architecture. The CYBLE-212019-00 includes a royalty-free BLE stack compatible with Bluetooth 4.1 and provides up to 23 GPIOs in a $14.52 \times 19.20 \times 2.00$ mm package. The CYBLE-212019-00 is fully certified and qualified and is an ideal fit for cost sensitive applications. The CYBLE-212019-00 is drop-in compatible with the CYBLE-012011-00 EZ-BLE Creator Module. ### **Module Description** - Module size: 14.52 mm × 19.20 mm × 2.00 mm (with shield) - Castelated solder pad connections for ease-of-use - 256-KB flash memory, 32-KB SRAM memory - Up to 23 GPIOs configurable as open drain high/low, pull-up/pull-down, HI-Z analog, HI-Z digital, or strong output - Bluetooth 4.1 single-mode module - □ QDID: 81503 - □ Declaration ID: D030315 - Certified to FCC, ISED, MIC, KC, and CE regulations - Industrial temperature range: -40 °C to +85 °C - 32-bit processor (0.9 DMIPS/MHz) with single-cycle 32-bit multiply, operating at up to 48 MHz - Watchdog timer with dedicated internal low-speed oscillator (ILO) - Two-pin SWD for programming #### **Power Consumption** - TX output power: -18 dbm to +3 dbm - Received signal strength indicator (RSSI) with 1-dB resolution - TX current consumption of 15.6 mA (radio only, 0 dbm) - RX current consumption of 16.4 mA (radio only) - Low power mode support - Deep Sleep: 1.3 μA with watch crystal oscillator (WCO) on - ☐ Hibernate: 150 nA with SRAM retention - ☐ Stop: 60 nA with GPIO (P2.2) or XRES wakeup #### **Functional Capabilities** - Up to 22 capacitive sensors for buttons or sliders with best-in-class signal-to-noise ration (SNR) and liquid tolerance - 12-bit, 1-Msps SAR ADC with internal reference, sample-and-hold (S/H), and channel sequencer - Two serial communication blocks (SCBs) supporting I<sup>2</sup>C (master/slave), SPI (master/slave), or UART - Four dedicated 16-bit timer, counter, or PWM blocks (TCPWMs) - LCD drive supported on all GPIOs (common or segment) - Programmable low voltage detect (LVD) from 1.8 V to 4.5 V - I<sup>2</sup>S master interface - Bluetooth Low Energy protocol stack supporting generic access profile (GAP) Central, Peripheral, Observer, or Broadcaster roles - Switches between Central and Peripheral roles on-the-go - Standard Bluetooth Low Energy profiles and services for interoperability - Custom profile and service for specific use cases #### Benefits The CYBLE-212019-00 module is provided as a turnkey solution, including all necessary hardware required to use BLE communication standards. - Proven hardware design ready to use - Cost optimized for applications without space constraint - Reprogrammable architecture - Fully certified module eliminates the time needed for design, development and certification processes - Bluetooth SIG qualified with QDID and Declaration ID - Flexible communication protocol support - PSoC Creator™ provides an easy-to-use integrated design environment (IDE) to configure, develop, program, and test a BLE application Cypress Semiconductor Corporation Document Number: 002-09764 Rev. \*I #### More Information Cypress provides a wealth of data at www.cypress.com to help you to select the right module for your design, and to help you to quickly and effectively integrate the module into your design. - Overview: EZ-BLE Module Portfolio, Module Roadmap - PSoC 4 BLE Silicon Datasheet - Application notes: Cypress offers a number of BLE application notes covering a broad range of topics, from basic to advanced level. Recommended application notes for getting started with EZ-BLE modules are: - □ AN96841 Getting Started with EZ-BLE Module - □ AN91267 Getting Started with PSoC® 4 BLE - □ AN97060 PSoC<sup>®</sup> 4 BLE and PRoC<sup>™</sup> BLE Over-The-Air (OTA) Device Firmware Upgrade (DFU) Guide - □ AN91162 Creating a BLE Custom Profile - □ AN91184 PSoC 4 BLE Designing BLE Applications - □ AN92584 Designing for Low Power and Estimating Battery Life for BLE Applications - □ AN85951 PSoC® 4 CapSense® Design Guide - □ AN95089 PSoC® 4/PRoC™ BLE Crystal Oscillator Selection and Tuning Techniques - □ AN91445 Antenna Design and RF Layout Guidelines - Technical Reference Manual (TRM): - □ PRoC® BLE Technical Reference Manual #### ■ Knowledge Base Articles - □ KBA10896 Pin Mapping Differences Between the EZ-BLE™ Creator Evaluation Board (CYBLE-212019-EVAL) and the BLE Pioneer Kit (CY8CKIT-042-BLE) - KBA10896 - □ KBA210638 RF Regulatory Certifications for CYBLE-012011-00 and CYBLE-212019-00 EZ-BLE™ Creator Modules - KBA210638 - □ KBA97095 EZ-BLE™ Module Placement - □ KBA213976 FAQ for BLE and Regulatory Certifications with EZ-BLE modules - □ KBA210802 Queries on BLE Qualification and Declaration Processes - KBA218122 3D Model Files for EZ-BLE/EZ-BT Modules - Development Kits: - CYBLE-212019-EVAL, CYBLE-212019-00 Evaluation Board - □ CY8CKIT-042-BLE, Bluetooth® Low Energy (BLE) Pioneer Kit - □ CY8CKIT-002, PSoC® MiniProg3 Program and Debug Kit - Test and Debug Tools: - ☐ CYSmart, Bluetooth® LE Test and Debug Tool (Windows) - □ CYSmart Mobile, Bluetooth® LE Test and Debug Tool (Android/iOS Mobile App) # Two Easy-To-Use Design Environments to Get You Started Quickly ### PSoC<sup>®</sup> Creator™ Integrated Design Environment (IDE) PSoC Creator is an Integrated Design Environment (IDE) that enables concurrent hardware and firmware editing, compiling and debugging of PSoC 3, PSoC 4, PSoC 5LP, PSoC 4 BLE, and EZ-BLE module systems with no code size limitations. PSoC peripherals are designed using schematic capture and simple graphical user interface (GUI) with over 120 pre-verified, production-ready PSoC Components™. PSoC Components are analog and digital "virtual chips," represented by an icon that users can drag-and-drop into a design and configure to suit a broad array of application requirements. #### Blutooth Low Energy Component The Bluetooth Low Energy Component inside PSoC Creator provides a comprehensive GUI-based configuration window that lets you quickly design BLE applications. The Component incorporates a Bluetooth Core Specification v4.1 compliant BLE protocol stack and provides API functions to enable user applications to interface with the underlying Bluetooth Low Energy Sub-System (BLESS) hardware via the stack. #### EZ-Serial™ BLE Firmware Platform The EZ-Serial Firmware Platform provides a simple way to access the most common hardware and communication features needed in BLE applications. EZ-Serial implements an intuitive API protocol over the UART interface and exposes various status and control signals through the module's GPIOs, making it easy to add BLE functionality quickly to existing designs. Use a simple serial terminal and evaluation kit to begin development without requiring an IDE. Refer to the EZ-Serial webpage for User Manuals and instructions for getting started as well as detailed reference materials. EZ-BLE modules are pre-flashed with the EZ-Serial Firmware Platform. If you do not have EZ-Serial pre-loaded on your module, you can download each EZ-BLE module's firmware images on the EZ-Serial webpage. #### **Technical Support** - Frequently Asked Questions (FAQs): Learn more about our BLE ECO System. - Forum: See if your question is already answered by fellow developers on the PSoC 4 BLE forum. - Visit our support page and create a technical support case or contact a local sales representatives. If you are in the United States, you can talk to our technical support team by calling our toll-free number: +1-800-541-4736. Select option 2 at the prompt. # **Contents** | Overview | 4 | |-------------------------------------------------|----| | Module Description | 4 | | Pad Connection Interface | | | Recommended Host PCB Layout | 7 | | Digital and Analog Capabilities and Connections | | | Power Supply Connections | | | and Recommended External Components | 10 | | Connection Options | | | External Component Recommendation | | | Critical Components List | | | Antenna Design | | | Electrical Specification | | | GPIO | 16 | | XRES | 17 | | Digital Peripherals | 20 | | Serial Communication | | | Memory | 23 | | System Resources | | | Environmental Specifications | | | Environmental Compliance | 29 | | RF Certification | | | Safety Certification | 29 | | Environmental Conditions | ∠⊱ | |------------------------------------------|----| | ESD and EMI Protection | 29 | | Regulatory Information | 30 | | FCC | | | ISED | 31 | | European R&TTE Declaration of Conformity | 31 | | MIC Japan | 32 | | KC Korea | 32 | | Packaging | 33 | | Ordering Information | 35 | | Part Numbering Convention | 35 | | Acronyms | 36 | | Document Conventions | 36 | | Units of Measure | 36 | | Document History Page | 37 | | Sales, Solutions, and Legal Information | 39 | | Worldwide Sales and Design Support | 39 | | Products | 39 | | PSoC® Solutions | 39 | | Cypress Developer Community | 39 | | Technical Support | | #### Overview #### **Module Description** The CYBLE-212019-00 module is a complete module designed to be soldered to the applications main board. Module Dimensions and Drawing Cypress reserves the right to select components (including the appropriate BLE device) from various vendors to achieve the BLE module functionality. Such selections will still guarantee that all height restrictions of the component area are maintained. Designs should be held within the physical dimensions shown in the mechanical drawings in Figure 1. All dimensions are in millimeters (mm). **Table 1. Module Design Dimensions** | Dimension Item | Specification | | |----------------------------------------------------------------|---------------|--------------------------| | Module dimensions | Length (X) | 14.52 ± 0.15 mm | | Module difficulties | Width (Y) | 19.20 ± 0.15 mm | | Antenna location dimensions | Length (X) | 11.00 ± 0.15 mm | | Afficilia location difficusions | Width (Y) | 5.00 ± 0.15 mm | | PCB thickness | Height (H) | 0.80 ± 0.10 mm | | Shield height | Height (H) | 1.20 ± 0.10 mm | | Maximum component height | Height (H) | 1.20-mm typical (shield) | | Total module thickness (bottom of module to highest component) | Height (H) | 2.00-mm typical | See Figure 1 on page 5 for the mechanical reference drawing for CYBLE-212019-00. ANTENNA TYP. 2.00 AREA (PCB+SHIELD) 0.80 + / - 0.10(PCB) SHIELD Top View (View from Top) Side View 14,52±0,15 (PCB) MODULE PAD ASSIGNMENT: -14.52-PAD1:XRES PAD2:P4.0 (ANTENNA AREA) PAD3:P3.7 PAD4:P3.6 A-4,62+ KANTENNA PAD5:P3.5 PAD6:P3.4 4.88 AREA) 88 PAD7:P3.3 PAD8:P3.2 <u>†</u>31 PAD9:P2.6 PAD10:VREF PAD11:P2.4 PAD12:P2.3 PAD13:P2.2 9,20±0,15 PAD14:P2.0 PAD15:VDD PAD16:P1.7 PAD17:P1.6 PAD18:P1.5 PAD19:P1.4 PAD20:P1.0 PAD21:P0.4 PAD22:P0.5 PAD23:P0.7 PAD24:P0.6 PAD25:GND PAD26:GND PAD27:GND PAD28:GND PAD29:VDDR PAD30:P5.0 PAD31:P5.1 2.04 Figure 1. Module Mechanical Drawing #### Note **Bottom View (Seen from Bottom)** <sup>1.</sup> No metal should be located beneath or above the antenna area. Only bare PCB material should be located beneath the antenna area. For more information on recommended host PCB layout, see Figure 3, Figure 4, Figure 5, and Figure 6 and Table 3. #### **Pad Connection Interface** As shown in the bottom view of Figure 1 on page 5, the CYBLE-212019-00 connects to the host board via solder pads on the backside of the module. Table 2 and Figure 2 detail the solder pad length, width, and pitch dimensions of the CYBLE-212019-00 module. Table 2. Solder Pad Connection Description | Na | ame | Connections | Connection Type | Pad Length Dimension | Length Dimension Pad Width Dimension | | |----|-----|-------------|-----------------|----------------------|--------------------------------------|---------| | 9 | SP | 31 | Solder Pads | 1.02 mm | 0.71 mm | 1.27 mm | Figure 2. Solder Pad Dimensions (Seen from Bottom) To maximize RF performance, the host layout should follow these recommendations: - The ideal placement of the Cypress BLE module is in a corner of the host board with the trace antenna located at the far corner. This placement minimizes the additional recommended keep out area stated in item 2. Refer to AN96841 for module placement best practices. - 2. To maximize RF performance, the area immediately around the Cypress BLE module trace antenna should contain an additional keep out area, where no grounding or signal trace are contained. The keep out area applies to all layers of the host board. The recommended dimensions of the host PCB keep out area are shown in Figure 3 (dimensions are in mm). Figure 3. Recommended Host PCB Keep Out Area Around the CYBLE-212019-00 Antenna **Host PCB Keep Out Area Around Trace Antenna** Document Number: 002-09764 Rev. \*I ### **Recommended Host PCB Layout** Figure 4, Figure 5, Figure 6, and Table 3 provide details that can be used for the recommended host PCB layout pattern for the CYBLE-212019-00. Dimensions are in millimeters unless otherwise noted. Pad length of 1.27 mm (0.635 mm from center of the pad on either side) shown in Figure 6 is the minimum recommended host pad length. The host PCB layout pattern can be completed using either Figure 4, Figure 5, or Figure 6. It is not necessary to use all figures to complete the host PCB layout pattern. Figure 4. Host Layout Pattern for CYBLE-212019-00 Top View (Seen on Host PCB) Figure 5. Module Pad Location from Origin Top View (Seen on Host PCB) Table 3 provides the center location for each solder pad on the CYBLE-212019-00. All dimensions are referenced to the center of the solder pad. Refer to Figure 6 for the location of each module solder pad. **Table 3. Module Solder Pad Location** | Solder Pad<br>(Center of Pad) | Location (X,Y) from<br>Orign (mm) | Dimension from<br>Orign (mils) | |-------------------------------|-----------------------------------|--------------------------------| | 1 | (0.39, 4.88) | (15.35, 192.13) | | 2 | (0.39, 6.15) | (15.35, 242.13) | | 3 | (0.39, 7.42) | (15.35, 292.13) | | 4 | (0.39, 8.69) | (15.35, 342.13) | | 5 | (0.39, 9.96) | (15.35, 392.13) | | 6 | (0.39, 11.23) | (15.35, 442.13) | | 7 | (0.39, 12.50) | (15.35, 492.13) | | 8 | (0.39, 13.77) | (15.35, 542.13) | | 9 | (0.39, 15.04) | (15.35, 592.13) | | 10 | (0.39, 16.31) | (15.35, 642.13) | | 11 | (0.39, 17.58) | (15.35, 692.13) | | 12 | (2.04, 18.82) | (80.31, 740.94) | | 13 | (3.31, 18.82) | (130.31, 740.94) | | 14 | (4.58, 18.82) | (180.31, 740.94) | | 15 | (5.85, 18.82) | (230.31, 740.94) | | 16 | (7.12, 18.82) | (280.31, 740.94) | | 17 | (8.39, 18.82) | (330.31, 740.94) | | 18 | (9.66, 18.82) | (380.31, 740.94) | | 19 | (10.93, 18.82) | (430.31, 740.94) | | 20 | (12.20, 18.82) | (480.31, 740.94) | | 21 | (13.47, 18.82) | (530.31, 740.94) | | 22 | (14.14, 16.31) | (556.69, 642.12) | | 23 | (14.14, 15.04) | (556.69, 592.12) | | 24 | (14.14, 13.77) | (556.69, 542.12) | | 25 | (14.14, 12.50) | (556.69, 492.12) | | 26 | (14.14, 11.23) | (556.69, 442.12) | | 27 | (14.14, 9.96) | (556.69, 392.12) | | 28 | (14.14, 8.69) | (556.69, 342.12) | | 29 | (14.14, 7.42) | (556.69, 292.12) | | 30 | (14.14, 6.15) | (556.69, 242.12) | | 31 | (14.14, 4.88) | (556.69, 192.12) | Figure 6. Solder Pad Reference Location ### **Digital and Analog Capabilities and Connections** Table 4 details the solder pad connection definitions and available functions for each connection pad. Table 4 lists the solder pads on CYBLE-212019-00, the BLE device port-pin, and denotes whether the function shown is available for each solder pad. Each connection is configurable for a single option shown with a ✓. **Table 4. Solder Pad Connection Definitions** | Solder Pad<br>Number | Device<br>Port Pin | UART | SPI | I <sup>2</sup> C | TCPWM <sup>[2,3]</sup> | Cap-<br>Sense | WCO<br>Out | ECO<br>Out | LCD | SWD | GPIO | |----------------------|---------------------|------------------------------------------|--------------|------------------|------------------------|------------------------------|------------|------------|----------|------------------|----------| | 1 | XRES | External Reset Hardware Connection Input | | | | | | | | | | | 2 | P4.0 <sup>[4]</sup> | ✓(SCB1_RTS) | ✓(SCB1_MOSI) | | ✓(TCPWM0_P) | <b>√</b> (C <sub>MOD</sub> ) | | | 1 | | 1 | | 3 | P3.7 | ✓(SCB1_CTS) | | | ✓(TCPWM) | √(Sensor) | 1 | | / | | 1 | | 4 | P3.6 | √(SCB1_RTS) | | | ✓(TCPWM) | √(Sensor) | | | 1 | | 1 | | 5 | P3.5 | ✓(SCB1_TX) | | ✓(SCB1_SCL) | ✓(TCPWM) | √(Sensor) | | | 1 | | 1 | | 6 | P3.4 | ✓(SCB1_RX) | | ✓(SCB1_SDA) | ✓(TCPWM) | √(Sensor) | | | / | | / | | 7 | P3.3 | ✓(SCB0_CTS) | | | ✓(TCPWM) | √(Sensor) | | | 1 | | / | | 8 | P3.2 | √(SCB0_RTS) | | | ✓(TCPWM) | √(Sensor) | | | 1 | | 1 | | 9 | P2.6 | | | | ✓(TCPWM) | √(Sensor) | | | 1 | | 1 | | 10 | VREF | | ı | Refere | nce Voltage Input ( | Optional) | | ı | | <u> </u> | | | 11 | P2.4 | | | | ✓(TCPWM) | √(Sensor) | | | 1 | | / | | 12 | P2.3 | | | | ✓(TCPWM) | √(Sensor) | 1 | | 1 | | 1 | | 13 | P2.2 | | ✓(SCB0_SS3) | | ✓(TCPWM) | √(Sensor) | | | 1 | | 1 | | 14 | P2.0 | | ✓(SCB0_SS1) | | ✓(TCPWM) | √(Sensor) | | | 1 | | 1 | | 15 | $V_{DD}$ | | 1 | Digital Po | wer Supply Input ( | 1.8 to 5.5V) | | ı | | I. | | | 16 | P1.7 | ✓(SCB0_CTS) | ✓(SCB0_SCLK | | ✓(TCPWM) | ✓(Sensor) | | | 1 | | / | | 17 | P1.6 | ✓ (SCB0_RTS) | ✓(SCB0_SS0) | | ✓(TCPWM) | √(Sensor) | | | 1 | | / | | 18 | P1.5 | ✓(SCB0_TX) | √(SCB0_MISO) | ✓(SCB0_SCL) | ✓(TCPWM) | √(Sensor) | | | 1 | | 1 | | 19 | P1.4 | ✓(SCB0_RX) | ✓(SCB0_MOSI) | ✓(SCB0_SDA) | ✓(TCPWM) | √(Sensor) | | | / | | / | | 20 | P1.0 | | | | ✓(TCPWM) | √(Sensor) | | | 1 | | / | | 21 | P0.4 | ✓(SCB0_RX) | ✓(SCB0_MOSI) | ✓(SCB0_SDA) | ✓(TCPWM) | √(Sensor) | | 1 | 1 | | 1 | | 22 | P0.5 | ✓(SCB0_TX) | ✓(SCB0_MISO) | ✓(SCB0_SCL) | ✓(TCPWM) | √(Sensor) | | | 1 | | / | | 23 | P0.7 | ✓(SCB0_CTS) | ✓(SCB0_SCLK | | ✓(TCPWM) | √(Sensor) | | | 1 | ✓(SWDCLK) | 1 | | 24 | P0.6 | √(SCB0_RTS) | ✓(SCB0_SS0) | | ✓(TCPWM) | √(Sensor) | | | 1 | <b>√</b> (SWDIO) | / | | 25 | GND <sup>[5]</sup> | | 1 | 1 | Ground Connection | n | | ı | | I. | - | | 26 | GND <sup>[5]</sup> | | | | Ground Connection | n | | | | | | | 27 | GND <sup>[5]</sup> | | | | Ground Connection | on | | | | | | | 28 | GND <sup>[5]</sup> | | | | Ground Connection | n | | | | | | | 29 | $V_{DDR}$ | | | | Power Supply (1.9\ | • | | | | | | | 30 | P5.0 | ✓(SCB1_RX) | ✓(SCB1_SS0) | ✓(SCB1_SDA) | ✓(TCPWM3_P) | √(Sensor) | | | <b>√</b> | | 1 | | 31 | P5.1 | ✓(SCB1_TX) | ✓(SCB1_SCLK | ✓(SCB1_SCL) | √(TCPWM3_N) | ✓(Sensor) | | 1 | <b>✓</b> | | <b>✓</b> | #### Notes - 2. TCPWM: Timer, Counter, and Pulse Width Modulator. If supported, the pad can be configured to any of these peripheral functions. - 3. TCPWM connections on ports 0, 1, 2, and 3 can be routed through the Digital Signal Interconnect (DSI) to any of the TCPWM blocks and can be either positive or negative polarity. TCPWM connections on ports 4 and 5 are direct and can only be used with the specified TCPWM block and polarity specified above. - When using the capacitive sensing functionality, Pad 2 (P4.0) must be connected to a C<sub>MOD</sub> capacitor (located off of Cypress BLE Module). The value of this capacitor is 2.2 nF and should be placed as close to the module as possible. - 5. The main board needs to connect all GND connections (Pad 25/26/27/28) on the module to the common ground of the system. - 6. If the I<sup>2</sup>S feature is used in the design, the I<sup>2</sup>S pins shall be dynamically routed to the appropriate available GPIO by PSoC Creator. ### **Power Supply Connections and Recommended External Components** #### **Power Connections** The CYBLE-212019-00 contains two power supply connections, VDD and VDDR. The VDD connection supplies power for both digital and analog device operation. The VDDR connection supplies power for the device radio. VDD accepts a supply range of 1.71 V to 5.5 V. VDDR accepts a supply range of 1.9 V to 5.5 V. These specifications can be found in Table 9. The maximum power supply ripple for both power connections on the module is 100 mV, as shown in Table 7. The power supply ramp rate of VDD must be equal to or greater than that of VDDR. #### **Connection Options** Two connection options are available for any application: - 1. Single supply: Connect VDD and VDDR to the same supply. - 2. Independent supply: Power VDD and VDDR separately. #### **External Component Recommendation** In either connection scenario, it is recommended to place an external ferrite bead between the supply and the module connection. The ferrite bead should be positioned as close as possible to the module pin connection. Figure 7 details the recommended host schematic options for a single supply scenario. The use of one or two ferrite beads will depend on the specific application and configuration of the CYBLE-212019-00. Figure 8 details the recommended host schematic for an independent supply scenario. The recommended ferrite bead value is 330 $\Omega$ , 100 MHz. (Murata BLM21PG331SN1D). Single Ferrite Bead Option (Seen from Bottom) Input Two Ferrite Bead Option (Seen from Bottom) Figure 8. Recommended Host Schematic for an Independent Supply Option The CYBLE-212019-00 schematic is shown in Figure 9. Figure 9. CYBLE-212019-00 Schematic Diagram ## **Critical Components List** Table 5 details the critical components used in the CYBLE-212019-00 module. #### **Table 5. Critical Component List** | Component | Reference Designator | Description | | | | |-----------|----------------------|-----------------------|--|--|--| | Silicon | U1 | 56-pin QFN PSoC 4 BLE | | | | | Crystal | Y1 | 24.000 MHz, 12PF | | | | | Crystal | Y2 | 32.768 kHz, 12.5PF | | | | ### **Antenna Design** Table 6 details trace antenna used in the CYBLE-212019-00 module. For more information, see Table 8. ### **Table 6. Trace Antenna Specifications** | Item | Description | |-----------------|------------------| | Frequency Range | 2400–2500 MHz | | Peak Gain | 0.5-dBi typical | | Average Gain | −0.5-dBi typical | | Return Loss | 10-dB minimum | # **Electrical Specification** Table 7 details the absolute maximum electrical characteristics for the Cypress BLE module. Table 7. CYBLE-212019-00 Absolute Maximum Ratings | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-----------------------------|-----------------------------------------------------------------------------------------|------|-----|----------|-------|-----------------------------------------------------------| | V <sub>DDD_ABS</sub> | Analog, digital, or radio supply relative to $V_{SS}$ ( $V_{SSD} = V_{SSA}$ ) | -0.5 | - | 6 | ٧ | Absolute maximum | | V <sub>CCD_ABS</sub> | Direct digital core voltage input relative to V <sub>SSD</sub> | -0.5 | _ | 1.95 | ٧ | Absolute maximum | | V <sub>DD_RIPPLE</sub> | Maximum power supply ripple for $V_{DD}$ and $V_{DDR}$ input voltage | - | - | 100 | mV | 3.0-V supply<br>Ripple frequency of 100 kHz<br>to 750 kHz | | V <sub>GPIO_ABS</sub> | GPIO voltage | -0.5 | - | VDD +0.5 | V | Absolute maximum | | I <sub>GPIO_ABS</sub> | Maximum current per GPIO | -25 | _ | 25 | mA | Absolute maximum | | I <sub>GPIO_injection</sub> | GPIO injection current: Maximum for $V_{IH} > V_{DD}$ and minimum for $V_{IL} < V_{SS}$ | -0.5 | - | 0.5 | mA | Absolute maximum current injected per pin | | LU | Pin current for latch up | -200 | | 200 | mA | _ | Table 8 details the RF characteristics for the Cypress BLE module. Table 8. CYBLE-212019-00 RF Performance Characteristics | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------|-------------------------------|------|-------|------|-------|------------------------------------| | RF <sub>O</sub> | RF output power on ANT | -18 | 0 | 3 | dBm | Configurable via register settings | | RX <sub>S</sub> | RF receive sensitivity on ANT | _ | -87 | _ | UDIII | Guaranteed by design simulation | | F <sub>R</sub> | Module frequency range | 2400 | _ | 2480 | MHz | _ | | G <sub>P</sub> | Peak gain | _ | 0.5 | _ | dBi | _ | | G <sub>Avg</sub> | Average gain | _ | -0.5 | _ | uDi | _ | | RL | Return loss | _ | -10.5 | _ | dB | _ | Table 9 through Table 48 list the module level electrical characteristics for the CYBLE-212019-00. All specifications are valid for $-40\,^{\circ}\text{C} \le T_A \le 85\,^{\circ}\text{C}$ and $T_J \le 100\,^{\circ}\text{C}$ , except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted. Table 9. CYBLE-212019-00 DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | | |-------------------|------------------------------------------------|------|-----|------|-------|---------------------------------------|--| | $V_{DD1}$ | Power supply input voltage | 1.8 | _ | 5.5 | | With regulator enabled | | | V <sub>DD2</sub> | Power supply input voltage unregulated | 1.71 | 1.8 | 1.89 | V | Internally unregulated supply | | | V <sub>DDR1</sub> | Radio supply voltage (radio on) | 1.9 | - | 5.5 | | _ | | | V <sub>DDR2</sub> | Radio supply voltage (radio off) | 1.71 | - | 5.5 | | _ | | | Active Mode, | Active Mode, V <sub>DD</sub> = 1.71 V to 5.5 V | | | | | | | | I <sub>DD3</sub> | Execute from flash; CPU at 3 MHz | _ | 1.7 | _ | | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | | I <sub>DD4</sub> | Execute from flash; CPU at 3 MHz | _ | _ | _ | | T = -40 °C to 85 °C | | | I <sub>DD5</sub> | Execute from flash; CPU at 6 MHz | _ | 2.5 | - | mA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | | I <sub>DD6</sub> | Execute from flash; CPU at 6 MHz | _ | _ | _ | | T = -40 °C to 85 °C | | | I <sub>DD7</sub> | Execute from flash; CPU at 12 MHz | _ | 4 | _ | | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | Document Number: 002-09764 Rev. \*I Table 9. CYBLE-212019-00 DC Specifications (continued) | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|----------------------------------------------------------|-------|----------|-----|-------|-----------------------------------------------------------| | I <sub>DD8</sub> | Execute from flash; CPU at 12 MHz | _ | _ | _ | | T = -40 °C to 85 °C | | I <sub>DD9</sub> | Execute from flash; CPU at 24 MHz | - | 7.1 | - | | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | I <sub>DD10</sub> | Execute from flash; CPU at 24 MHz | _ | _ | _ | mA | T = -40 °C to 85 °C | | I <sub>DD11</sub> | Execute from flash; CPU at 48 MHz | - | 13.4 | _ | | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | I <sub>DD12</sub> | Execute from flash; CPU at 48 MHz | _ | _ | _ | | T = -40 °C to 85 °C | | Sleep Mode, | V <sub>DD</sub> = 1.8 V to 5.5 V | • | • | | | | | I <sub>DD13</sub> | IMO on | _ | _ | - | mA | T = 25 °C, V <sub>DD</sub> = 3.3 V,<br>SYSCLK = 3 MHz | | Sleep Mode, ' | V <sub>DD</sub> and V <sub>DDR</sub> = 1.9 V to 5.5 V | • | <u>'</u> | | | | | I <sub>DD14</sub> | ECO on | _ | _ | _ | mA | T = 25 °C, V <sub>DD</sub> = 3.3 V,<br>SYSCLK = 3 MHz | | Deep-Sleep N | Node, V <sub>DD</sub> = 1.8 V to 3.6 V | | | | | | | I <sub>DD15</sub> | WDT with WCO on | _ | 1.5 | ı | | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | I <sub>DD16</sub> | WDT with WCO on | _ | _ | _ | μΑ | T = -40 °C to 85 °C | | I <sub>DD17</sub> | WDT with WCO on | - | _ | _ | | T = 25 °C,<br>V <sub>DD</sub> = 5 V | | I <sub>DD18</sub> | WDT with WCO on | - | - | - | | T = -40 °C to 85 °C | | Deep-Sleep N | lode, V <sub>DD</sub> = 1.71 V to 1.89 V (Regulator Bypa | ssed) | | | • | | | I <sub>DD19</sub> | WDT with WCO on | _ | _ | _ | μΑ | T = 25 °C | | $I_{DD20}$ | WDT with WCO on | _ | _ | - | μπ | T = -40 °C to 85 °C | | Hibernate Mo | de, V <sub>DD</sub> = 1.8 V to 3.6 V | | | | | | | I <sub>DD27</sub> | GPIO and reset active | _ | 150 | - | nA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | I <sub>DD28</sub> | GPIO and reset active | _ | _ | - | | T = -40 °C to 85 °C | | Hibernate Mo | de, V <sub>DD</sub> = 3.6 V to 5.5 V | | | | | | | I <sub>DD29</sub> | GPIO and reset active | - | _ | ı | nA | T = 25 °C,<br>V <sub>DD</sub> = 5 V | | I <sub>DD30</sub> | GPIO and reset active | _ | - | - | | T = -40 °C to 85 °C | | Stop Mode, V | <sub>DD</sub> = 1.8 V to 3.6 V | | | | | | | I <sub>DD33</sub> | Stop-mode current (V <sub>DD</sub> ) | _ | 20 | ı | | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | I <sub>DD34</sub> | Stop-mode current (V <sub>DDR</sub> ) | _ | 40 | - | nA | T = 25 °C,<br>V <sub>DDR</sub> = 3.3 V | | I <sub>DD35</sub> | Stop-mode current (V <sub>DD</sub> ) | _ | _ | 1 | | T = -40 °C to 85 °C | | I <sub>DD36</sub> | Stop-mode current (V <sub>DDR</sub> ) | _ | _ | - | | T = -40 °C to 85 °C,<br>V <sub>DDR</sub> = 1.9 V to 3.6 V | | Stop Mode, V | <sub>DD</sub> = 3.6 V to 5.5 V | | | | | | | I <sub>DD37</sub> | Stop-mode current (V <sub>DD</sub> ) | _ | _ | _ | | T = 25 °C,<br>V <sub>DD</sub> = 5 V | | I <sub>DD38</sub> | Stop-mode current (V <sub>DDR</sub> ) | - | _ | _ | nA | T = 25 °C,<br>V <sub>DDR</sub> = 5 V | | I <sub>DD39</sub> | Stop-mode current (V <sub>DD</sub> ) | _ | _ | - | | T = -40 °C to 85 °C | | I <sub>DD40</sub> | Stop-mode current (V <sub>DDR</sub> ) | _ | _ | _ | | T = -40 °C to 85 °C | Table 10. AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------------|-----------------------------|-----|-----|-----|-------|--------------------------------------------| | F <sub>CPU</sub> | CPU frequency | DC | _ | 48 | MHz | 1.71 V ≤ V <sub>DD</sub> ≤ 5.5 V | | T <sub>SLEEP</sub> | Wakeup from Sleep mode | _ | 0 | _ | | Guaranteed by characterization | | T <sub>DEEPSLEEP</sub> | Wakeup from Deep-Sleep mode | - | _ | 25 | μs | 24-MHz IMO. Guaranteed by characterization | | T <sub>HIBERNATE</sub> | Wakeup from Hibernate mode | _ | _ | 2 | me | Guaranteed by characterization | | T <sub>STOP</sub> | Wakeup from Stop mode | - | - | 2 | ms | XRES wakeup | ### **GPIO** Table 11. GPIO DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |--------------------------------|----------------------------------------------------------------------|------------------------|-----|-----------------------------------|-------|-----------------------------------| | | Input voltage HIGH threshold | 0.7 × V <sub>DD</sub> | - | - | | CMOS input | | V <sub>IH</sub> <sup>[7]</sup> | LVTTL input, V <sub>DD</sub> < 2.7 V | 0.7 × V <sub>DD</sub> | _ | - | | - | | | LVTTL input, $V_{DD} \ge 2.7 \text{ V}$ | 2.0 | _ | _ | | _ | | | Input voltage LOW threshold | _ | _ | 0.3 × V <sub>DD</sub> | | CMOS input | | $V_{IL}$ | LVTTL input, V <sub>DD</sub> < 2.7 V | _ | _ | $0.3 \times V_{DD}$ | | _ | | | LVTTL input, $V_{DD} \ge 2.7 \text{ V}$ | _ | _ | 0.8 | V | _ | | V <sub>OH</sub> | Output voltage HIGH level | V <sub>DD</sub> -0.6 | _ | _ | | $I_{OH}$ = 4 mA at 3.3-V $V_{DD}$ | | ∨он | Output voltage HIGH level | V <sub>DD</sub> -0.5 | _ | - | | $I_{OH}$ = 1 mA at 1.8-V $V_{DD}$ | | | Output voltage LOW level | | | $I_{OL}$ = 8 mA at 3.3-V $V_{DD}$ | | | | V <sub>OL</sub> | Output voltage LOW level | _ | _ | 0.6 | | $I_{OL}$ = 4 mA at 1.8-V $V_{DD}$ | | | Output voltage LOW level | _ | _ | 0.4 | | $I_{OL}$ = 3 mA at 3.3-V $V_{DD}$ | | R <sub>PULLUP</sub> | Pull-up resistor | 3.5 | 5.6 | 8.5 | kΩ | _ | | R <sub>PULLDOWN</sub> | Pull-down resistor | 3.5 | 5.6 | 8.5 | N2 2 | _ | | I <sub>IL</sub> | Input leakage current (absolute value) | _ | _ | 2 | nA | 25 °C, V <sub>DD</sub> = 3.3 V | | I <sub>IL_CTBM</sub> | Input leakage on CTBm input pins | _ | _ | 4 | шА | _ | | C <sub>IN</sub> | Input capacitance | _ | _ | 7 | pF | _ | | V <sub>HYSTTL</sub> | Input hysteresis LVTTL | 25 | 40 | _ | mV | V <sub>DD</sub> > 2.7 V | | V <sub>HYSCMOS</sub> | Input hysteresis CMOS | 0.05 × V <sub>DD</sub> | _ | _ | 1 | _ | | I <sub>DIODE</sub> | Current through protection diode to V <sub>DD</sub> /V <sub>SS</sub> | _ | _ | 100 | μΑ | _ | | I <sub>TOT_GPIO</sub> | Maximum total source or sink chip current | _ | | 200 | mA | - | Note 7. $V_{IH}$ must not exceed $V_{DD}$ + 0.2 V. #### Table 12. GPIO AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------------------|----------------------------------------------------------------------------|-----|-----|------|-------|-----------------------------------------------------| | T <sub>RISEF</sub> | Rise time in Fast-Strong mode | 2 | - | 12 | | $3.3\text{-V V}_{DDD}$ , $C_{LOAD} = 25 \text{ pF}$ | | T <sub>FALLF</sub> | Fall time in Fast-Strong mode | 2 | _ | 12 | ns | $3.3-V V_{DDD}, C_{LOAD} = 25 pF$ | | T <sub>RISES</sub> | Rise time in Slow-Strong mode | 10 | _ | 60 | 113 | $3.3\text{-V V}_{DDD}$ , $C_{LOAD} = 25 \text{ pF}$ | | T <sub>FALLS</sub> | Fall time in Slow-Strong mode | 10 | _ | 60 | | $3.3-V V_{DDD}, C_{LOAD} = 25 pF$ | | F <sub>GPIOUT1</sub> | GPIO $F_{OUT}$ ; 3.3 $V \le V_{DD} \le 5.5 V$ Fast-Strong mode | _ | - | 33 | | 90/10%, 25-pF load, 60/40 duty cycle | | F <sub>GPIOUT2</sub> | GPIO F <sub>OUT</sub> ; 1.7 V≤ V <sub>DD</sub> ≤ 3.3 V<br>Fast-Strong mode | _ | - | 16.7 | | 90/10%, 25-pF load, 60/40 duty cycle | | F <sub>GPIOUT3</sub> | GPIO $F_{OUT}$ ; 3.3 $V \le V_{DD} \le 5.5 V$<br>Slow-Strong mode | _ | - | 7 | MHz | 90/10%, 25-pF load, 60/40 duty cycle | | F <sub>GPIOUT4</sub> | GPIO $F_{OUT}$ ; 1.7 $V \le V_{DD} \le 3.3 V$<br>Slow-Strong mode | _ | _ | 3.5 | - | 90/10%, 25-pF load, 60/40 duty cycle | | F <sub>GPIOIN</sub> | GPIO input operating frequency<br>1.71 V ≤ V <sub>DD</sub> ≤ 5.5 V | _ | - | 48 | | 90/10% V <sub>IO</sub> | ### Table 13. OVT GPIO DC Specifications (P5\_0 and P5\_1 Only) | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-----------------|----------------------------------------------------------------------|-----|-----|-----|-------|------------------------------------------------------| | I <sub>IL</sub> | Input leakage (absolute value).<br>V <sub>IH</sub> > V <sub>DD</sub> | - | - | 10 | μΑ | 25°C, V <sub>DD</sub> = 0 V, V <sub>IH</sub> = 3.0 V | | $V_{OL}$ | Output voltage LOW level | _ | - | 0.4 | V | $I_{OL} = 20 \text{ mA}, V_{DD} > 2.9 \text{ V}$ | #### Table 14. OVT GPIO AC Specifications (P5\_0 and P5\_1 Only) | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------------|------------------------------------------------------------------------------|-----|-----|-----|-------|----------------------------------------------| | T <sub>RISE_OVFS</sub> | Output rise time in Fast-Strong mode | 1.5 | _ | 12 | | 25-pF load, 10%–90%, V <sub>DD</sub> = 3.3 V | | T <sub>FALL_OVFS</sub> | Output fall time in Fast-Strong mode | 1.5 | _ | 12 | no | 25-pF load, 10%–90%, V <sub>DD</sub> = 3.3 V | | T <sub>RISESS</sub> | Output rise time in Slow-Strong mode | 10 | - | 60 | ns | 25-pF load, 10%-90%, V <sub>DD</sub> = 3.3 V | | T <sub>FALLSS</sub> | Output fall time in Slow-Strong mode | 10 | - | 60 | | 25-pF load, 10%-90%, V <sub>DD</sub> = 3.3 V | | F <sub>GPIOUT1</sub> | GPIO F <sub>OUT</sub> ; 3.3 V ≤ V <sub>DD</sub> ≤ 5.5 V<br>Fast-Strong mode | _ | - | 24 | MHz | 90/10%, 25-pF load, 60/40 duty cycle | | F <sub>GPIOUT2</sub> | GPIO F <sub>OUT</sub> ; 1.71 V ≤ V <sub>DD</sub> ≤ 3.3 V<br>Fast-Strong mode | _ | _ | 16 | MHz | 90/10%, 25-pF load, 60/40 duty cycle | #### **XRES** ### Table 15. XRES DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------------------|----------------------------------------------------------------------|----------------------|-----|----------------------|-------|--------------------| | V <sub>IH</sub> | Input voltage HIGH threshold | $0.7 \times V_{DDD}$ | _ | _ | V | CMOS input | | V <sub>IL</sub> | Input voltage LOW threshold | - | _ | $0.3 \times V_{DDD}$ | | CMOS input | | R <sub>PULLUP</sub> | Pull-up resistor | 3.5 | 5.6 | 8.5 | kΩ | _ | | C <sub>IN</sub> | Input capacitance | - | 3 | _ | рF | _ | | V <sub>HYSXRES</sub> | Input voltage hysteresis | _ | 100 | _ | mV | _ | | I <sub>DIODE</sub> | Current through protection diode to V <sub>DD</sub> /V <sub>SS</sub> | _ | _ | 100 | μΑ | _ | ### Table 16. XRES AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------------|-------------------|-----|-----|-----|-------|--------------------| | T <sub>RESETWIDTH</sub> | Reset pulse width | 1 | I | ı | μs | | Document Number: 002-09764 Rev. \*I ### Temperature Sensor #### **Table 17. Temperature Sensor Specifications** | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------------------|-----------------------------|------------|-----|-----|-------|--------------------| | T <sub>SENSACC</sub> | Temperature-sensor accuracy | <b>-</b> 5 | ±1 | 5 | °C | –40 °C to +85 °C | #### SAR ADC #### Table 18. SAR ADC DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------------------|------------------------------------|-----------------|-----|-----------|-------|------------------------------------------------| | A_RES | Resolution | - | - | 12 | bits | - | | A_CHNIS_S | Number of channels - single-ended | _ | _ | 8 | | 8 full-speed <sup>[8]</sup> | | A-CHNKS_D | Number of channels - differential | _ | _ | 4 | | Diff inputs use neighboring I/O <sup>[8]</sup> | | A-MONO | Monotonicity | _ | _ | _ | | Yes | | A_GAINERR | Gain error | - | _ | ±0.1 | % | With external reference | | A_OFFSET | Input offset voltage | _ | _ | 2 | mV | Measured with 1-V<br>V <sub>REF</sub> | | A_ISAR | Current consumption | - | _ | 1 | mA | _ | | A_VINS | Input voltage range - single-ended | V <sub>SS</sub> | _ | $V_{DDA}$ | V | _ | | A_VIND | Input voltage range - differential | V <sub>SS</sub> | _ | $V_{DDA}$ | ] | _ | | A_INRES | Input resistance | - | _ | 2.2 | kΩ | _ | | A_INCAP | Input capacitance | - | _ | 10 | pF | _ | | V <sub>REFSAR</sub> | Trimmed internal reference to SAR | -1 | _ | 1 | % | Percentage of Vbg (1.024 V) | ### Table 19. SAR ADC AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------|----------------------------------------------------------------------|------|-----|----------|-------|----------------------------------------------| | A_PSRR | Power-supply rejection ratio | 70 | _ | - | dB | Measured at 1-V reference | | A_CMRR | Common-mode rejection ratio | 66 | _ | - | | _ | | A_SAMP | Sample rate | - | _ | 1 | Msps | _ | | Fsarintref | SAR operating speed without external ref. bypass | - | - | 100 | Ksps | 12-bit resolution | | A_SNR | Signal-to-noise ratio (SNR) | 65 | _ | - | dB | F <sub>IN</sub> = 10 kHz | | A_BW | Input bandwidth without aliasing | - | _ | A_SAMP/2 | kHz | _ | | A_INL | Integral nonlinearity. V <sub>DD</sub> = 1.71 V to 5.5 V,<br>1 Msps | -1.7 | - | 2 | | V <sub>REF</sub> = 1 V to V <sub>DD</sub> | | A_INL | Integral nonlinearity. V <sub>DDD</sub> = 1.71 V to 3.6 V, 1 Msps | -1.5 | _ | 1.7 | | V <sub>REF</sub> = 1.71 V to V <sub>DD</sub> | | A_INL | Integral nonlinearity. V <sub>DD</sub> = 1.71 V to 5.5 V, 500 ksps | -1.5 | _ | 1.7 | LSB | V <sub>REF</sub> = 1 V to V <sub>DD</sub> | | A_dnl | Differential nonlinearity. V <sub>DD</sub> = 1.71 V to 5.5 V, 1 Msps | -1 | _ | 2.2 | | V <sub>REF</sub> = 1 V to V <sub>DD</sub> | | A_DNL | Differential nonlinearity. V <sub>DD</sub> = 1.71 V to 3.6 V, 1 Msps | -1 | - | 2 | | V <sub>REF</sub> = 1.71 V to V <sub>DD</sub> | #### Note A maximum of eight single-ended ADC Channels can be accomplished only if the AMUX Buses are not being used for other functionality (e.g. CapSense). If the AMUX Buses are being used for other functions, then the maximum number of single-ended ADC channels is six. Similarly, if the AMUX Buses are being used for other functionality, then the maximum number of differential ADC channels is three. ### Table 19. SAR ADC AC Specifications (continued) | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-----------|------------------------------------------------------------------------|------------|-----|-----------------|-------|-------------------------------------------| | A_DNL | Differential nonlinearity. V <sub>DD</sub> = 1.71 V to 5.5 V, 500 ksps | <b>–</b> 1 | 1 | 2.2 | LSB | V <sub>REF</sub> = 1 V to V <sub>DD</sub> | | A_THD | Total harmonic distortion | _ | _ | <del>-</del> 65 | dB | F <sub>IN</sub> = 10 kHz | CSD ### **CSD Block Specifications** | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------------|------------------------------------------------|------|-----|-----|-------|------------------------------------------------------------------------------------------------| | V <sub>CSD</sub> | Voltage range of operation | 1.71 | _ | 5.5 | V | _ | | IDAC1 | DNL for 8-bit resolution | -1 | _ | 1 | | _ | | IDAC1 | INL for 8-bit resolution | -3 | _ | 3 | LSB | _ | | IDAC2 | DNL for 7-bit resolution | -1 | _ | 1 | | _ | | IDAC2 | INL for 7-bit resolution | -3 | _ | 3 | | _ | | SNR | Ratio of counts of finger to noise | 5 | _ | - | Ratio | Capacitance range of 9 pF to 35 pF, 0.1-pF sensitivity. Radio is not operating during the scan | | I <sub>DAC1_CRT1</sub> | Output current of IDAC1 (8 bits) in High range | _ | 612 | _ | | - | | I <sub>DAC1_CRT2</sub> | Output current of IDAC1 (8 bits) in Low range | _ | 306 | _ | | _ | | I <sub>DAC2_CRT1</sub> | Output current of IDAC2 (7 bits) in High range | _ | 305 | _ | μΑ | _ | | I <sub>DAC2_CRT2</sub> | Output current of IDAC2 (7 bits) in Low range | _ | 153 | - | | _ | ### **Digital Peripherals** Timer # Table 20. Timer DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|-------------------------------------|-----|-----|-----|-------|--------------------| | I <sub>TIM1</sub> | Block current consumption at 3 MHz | _ | - | 42 | | 16-bit timer | | I <sub>TIM2</sub> | Block current consumption at 12 MHz | _ | _ | 130 | μΑ | 16-bit timer | | I <sub>TIM3</sub> | Block current consumption at 48 MHz | - | - | 535 | | 16-bit timer | ### **Table 21. Timer AC Specifications** | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------------|--------------------------------|----------------------|-----|-----|-------|--------------------| | T <sub>TIMFREQ</sub> | Operating frequency | F <sub>CLK</sub> | _ | 48 | MHz | - | | T <sub>CAPWINT</sub> | Capture pulse width (internal) | 2 × T <sub>CLK</sub> | - | _ | | _ | | T <sub>CAPWEXT</sub> | Capture pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | | _ | | T <sub>TIMRES</sub> | Timer resolution | T <sub>CLK</sub> | _ | _ | | _ | | T <sub>TENWIDINT</sub> | Enable pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | T <sub>TENWIDEXT</sub> | Enable pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | | _ | | T <sub>TIMRESWINT</sub> | Reset pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | | _ | | T <sub>TIMRESEXT</sub> | Reset pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | | _ | #### Counter ### **Table 22. Counter DC Specifications** | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|-------------------------------------|-----|-----|-----|-------|--------------------| | I <sub>CTR1</sub> | Block current consumption at 3 MHz | - | _ | 42 | | | | I <sub>CTR2</sub> | Block current consumption at 12 MHz | _ | _ | 130 | μΑ | 16-bit counter | | I <sub>CTR3</sub> | Block current consumption at 48 MHz | - | - | 535 | | | ### **Table 23. Counter AC Specifications** | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------------|--------------------------------|----------------------|-----|-----|-------|--------------------| | T <sub>CTRFREQ</sub> | Operating frequency | F <sub>CLK</sub> | _ | 48 | MHz | _ | | T <sub>CTRPWINT</sub> | Capture pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | | _ | | T <sub>CTRPWEXT</sub> | Capture pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | | _ | | T <sub>CTRES</sub> | Counter Resolution | T <sub>CLK</sub> | _ | _ | | _ | | T <sub>CENWIDINT</sub> | Enable pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | T <sub>CENWIDEXT</sub> | Enable pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | | _ | | T <sub>CTRRESWINT</sub> | Reset pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | | _ | | T <sub>CTRRESWEXT</sub> | Reset pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | | _ | Document Number: 002-09764 Rev. \*I ### Pulse Width Modulation (PWM) ### Table 24. PWM DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|-------------------------------------|-----|-----|-----|-------|--------------------| | I <sub>PWM1</sub> | Block current consumption at 3 MHz | _ | _ | 42 | | | | I <sub>PWM2</sub> | Block current consumption at 12 MHz | _ | _ | 130 | μΑ | 16-bit PWM | | I <sub>PWM3</sub> | Block current consumption at 48 MHz | _ | _ | 535 | | | ### Table 25. PWM AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------------|-------------------------------|----------------------|-----|-----|-------|--------------------| | T <sub>PWMFREQ</sub> | Operating frequency | F <sub>CLK</sub> | _ | 48 | MHz | - | | T <sub>PWMPWINT</sub> | Pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | | - | | T <sub>PWMEXT</sub> | Pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | | _ | | T <sub>PWMKILLINT</sub> | Kill pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | | _ | | T <sub>PWMKILLEXT</sub> | Kill pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ne | _ | | T <sub>PWMEINT</sub> | Enable pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | - ns | _ | | T <sub>PWMENEXT</sub> | Enable pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | | _ | | T <sub>PWMRESWINT</sub> | Reset pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | | _ | | T <sub>PWMRESWEXT</sub> | Reset pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | | _ | ### LCD Direct Drive ### Table 26. LCD Direct Drive DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-----------------------|---------------------------------------------------------|-----|------|------|-------|---------------------------------------| | I <sub>LCDLOW</sub> | Operating current in low-power mode | _ | 17.5 | _ | μΑ | 16 × 4 small segment display at 50 Hz | | C <sub>LCDCAP</sub> | LCD capacitance per segment/common driver | _ | 500 | 5000 | pF | _ | | LCD <sub>OFFSET</sub> | Long-term segment offset | _ | 20 | _ | mV | - | | I <sub>LCDOP1</sub> | LCD system operating current, V <sub>BIAS</sub> = 5 V | _ | 2 | _ | - mA | 32 × 4 segments. 50 Hz at 25 °C | | I <sub>LCDOP2</sub> | LCD system operating current, V <sub>BIAS</sub> = 3.3 V | _ | 2 | _ | | 32 × 4 segments<br>50 Hz at 25 °C | ### Table 27. LCD Direct Drive AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------|----------------|-----|-----|-----|-------|--------------------| | F <sub>LCD</sub> | LCD frame rate | 10 | 50 | 150 | Hz | _ | #### **Serial Communication** ## Table 28. Fixed I<sup>2</sup>C DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|---------------------------------------------|-----|-----|-----|-------|--------------------| | I <sub>I2C1</sub> | Block current consumption at 100 kHz | - | _ | 50 | μΑ | _ | | I <sub>I2C2</sub> | Block current consumption at 400 kHz | - | _ | 155 | | - | | I <sub>I2C3</sub> | Block current consumption at 1 Mbps | _ | _ | 390 | | - | | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep-Sleep mode | _ | _ | 1.4 | | _ | ### Table 29. Fixed I<sup>2</sup>C AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|-------------|-----|-----|-----|-------|--------------------| | F <sub>I2C1</sub> | Bit rate | _ | _ | 400 | kHz | _ | ### Table 30. Fixed UART DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |--------------------|----------------------------------------|-----|-----|-----|-------|--------------------| | I <sub>UART1</sub> | Block current consumption at 100 kbps | - | _ | 55 | цΑ | _ | | I <sub>UART2</sub> | Block current consumption at 1000 kbps | - | - | 312 | μΛ | _ | #### Table 31. Fixed UART AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|-------------|-----|-----|-----|-------|--------------------| | F <sub>UART</sub> | Bit rate | - | _ | 1 | Mbps | _ | #### Table 32. Fixed SPI DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|-------------------------------------|-----|-----|-----|-------|--------------------| | I <sub>SPI1</sub> | Block current consumption at 1 Mbps | _ | _ | 360 | | _ | | I <sub>SPI2</sub> | Block current consumption at 4 Mbps | _ | - | 560 | μΑ | _ | | I <sub>SPI3</sub> | Block current consumption at 8 Mbps | - | - | 600 | | _ | ### Table 33. Fixed SPI AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------|----------------------------------------------------|-----|-----|-----|-------|--------------------| | F <sub>SPI</sub> | SPI operating frequency (master; 6x over sampling) | _ | _ | 8 | MHz | _ | #### Table 34. Fixed SPI Master Mode AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------|------------------------------------------------------------------------------|-----|-----|-----|-------|----------------------------------| | $T_{DMO}$ | MOSI valid after SCLK driving edge | _ | _ | 18 | | _ | | | MISO valid before SCLK capturing edge<br>Full clock, late MISO sampling used | 20 | - | _ | ns | Full clock, late MISO sampling | | T <sub>HMO</sub> | Previous MOSI data hold time | 0 | _ | - | | Referred to Slave capturing edge | #### Table 35. Fixed SPI Slave Mode AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------------------|------------------------------------------------------------------------------------|-----|-----|---------------------------|-------|--------------------| | T <sub>DMI</sub> | MOSI valid before SCLK capturing edge | 40 | - | _ | | _ | | T <sub>DSO</sub> | MISO valid after SCLK driving edge | _ | _ | 42 + 3 × T <sub>CPU</sub> | | _ | | T <sub>DSO_ext</sub> | MISO Valid after SCLK driving edge in external clock mode. V <sub>DD</sub> < 3.0 V | - | - | 50 | ns | _ | | T <sub>HSO</sub> | Previous MISO data hold time | 0 | _ | - | | _ | | T <sub>SSELSCK</sub> | SSEL valid to first SCK valid edge | 100 | _ | - | | _ | Document Number: 002-09764 Rev. \*I ### Memory #### Table 36. Flash DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|------------------------------------|------|-----|-----|-------|--------------------------| | $V_{PE}$ | Erase and program voltage | 1.71 | _ | 5.5 | V | _ | | T <sub>WS48</sub> | Number of Wait states at 32–48 MHz | 2 | _ | _ | | | | T <sub>WS32</sub> | Number of Wait states at 16–32 MHz | 1 | _ | _ | | CPU execution from flash | | T <sub>WS16</sub> | Number of Wait states for 0–16 MHz | 0 | _ | _ | | | ### Table 37. Flash AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------------------------------------|-----------------------------------------------------------|-------|-----|-----|---------|-------------------------| | T <sub>ROWWRITE</sub> <sup>[9]</sup> | Row (block) write time (erase and program) | - | _ | 20 | | Row (block) = 256 bytes | | T <sub>ROWERASE</sub> <sup>[9]</sup> | Row erase time | - | _ | 13 | ms | _ | | | Row program time after erase | _ | _ | 7 | 1115 | _ | | T <sub>BULKERASE</sub> <sup>[9]</sup> | Bulk erase time (256 KB) | _ | _ | 35 | | _ | | T <sub>DEVPROG</sub> <sup>[9]</sup> | Total device program time | _ | _ | 25 | seconds | _ | | F <sub>END</sub> | Flash endurance | 100 K | _ | _ | cycles | _ | | F <sub>RET</sub> | Flash retention. T <sub>A</sub> ≤ 55 °C, 100 K P/E cycles | 20 | _ | _ | Veare | _ | | F <sub>RET2</sub> | Flash retention. T <sub>A</sub> ≤ 85 °C, 10 K P/E cycles | 10 | _ | ı | years | _ | #### **System Resources** Power-on-Reset (POR) #### Table 38. POR DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-----------------------|----------------------|------|-----|------|-------|--------------------| | V <sub>RISEIPOR</sub> | Rising trip voltage | 0.80 | _ | 1.45 | V | _ | | $V_{FALLIPOR}$ | Falling trip voltage | 0.75 | _ | 1.40 | ľ | _ | | V <sub>IPORHYST</sub> | Hysteresis | 15 | _ | 200 | mV | _ | #### Table 39. POR AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-----------|-------------------------------------------------------------------------|-----|-----|-----|-------|--------------------| | LDDOD TD | Precision power-on reset (PPOR) response time in Active and Sleep modes | _ | - | 1 | μs | - | #### Table 40. Brown-Out Detect | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------------|--------------------------------------------|------|-----|-----|-------|--------------------| | V <sub>FALLPPOR</sub> | BOD trip voltage in Active and Sleep modes | 1.64 | _ | _ | V | _ | | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep | 1.4 | _ | _ | ] | _ | ### Table 41. Hibernate Reset | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------------|-------------------------------|-----|-----|-----|-------|--------------------| | $V_{HBRTRIP}$ | BOD trip voltage in Hibernate | 1.1 | - | _ | V | _ | #### Note <sup>9.</sup> It can take as much as 20 ms to write to flash. During this time, the device should not be reset, or flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated. Voltage Monitors (LVD) Table 42. Voltage Monitor DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |--------------------|--------------------------|------|------|------|-------|--------------------| | V <sub>LVI1</sub> | LVI_A/D_SEL[3:0] = 0000b | 1.71 | 1.75 | 1.79 | | _ | | $V_{LVI2}$ | LVI_A/D_SEL[3:0] = 0001b | 1.76 | 1.80 | 1.85 | Ī | _ | | $V_{LVI3}$ | LVI_A/D_SEL[3:0] = 0010b | 1.85 | 1.90 | 1.95 | | _ | | $V_{LVI4}$ | LVI_A/D_SEL[3:0] = 0011b | 1.95 | 2.00 | 2.05 | | _ | | $V_{LVI5}$ | LVI_A/D_SEL[3:0] = 0100b | 2.05 | 2.10 | 2.15 | | _ | | V <sub>LVI6</sub> | LVI_A/D_SEL[3:0] = 0101b | 2.15 | 2.20 | 2.26 | | _ | | $V_{LVI7}$ | LVI_A/D_SEL[3:0] = 0110b | 2.24 | 2.30 | 2.36 | | _ | | $V_{LVI8}$ | LVI_A/D_SEL[3:0] = 0111b | 2.34 | 2.40 | 2.46 | V | _ | | $V_{LVI9}$ | LVI_A/D_SEL[3:0] = 1000b | 2.44 | 2.50 | 2.56 | V | _ | | V <sub>LVI10</sub> | LVI_A/D_SEL[3:0] = 1001b | 2.54 | 2.60 | 2.67 | | _ | | V <sub>LVI11</sub> | LVI_A/D_SEL[3:0] = 1010b | 2.63 | 2.70 | 2.77 | | _ | | V <sub>LVI12</sub> | LVI_A/D_SEL[3:0] = 1011b | 2.73 | 2.80 | 2.87 | | _ | | V <sub>LVI13</sub> | LVI_A/D_SEL[3:0] = 1100b | 2.83 | 2.90 | 2.97 | | _ | | V <sub>LVI14</sub> | LVI_A/D_SEL[3:0] = 1101b | 2.93 | 3.00 | 3.08 | | _ | | V <sub>LVI15</sub> | LVI_A/D_SEL[3:0] = 1110b | 3.12 | 3.20 | 3.28 | | _ | | V <sub>LVI16</sub> | LVI_A/D_SEL[3:0] = 1111b | 4.39 | 4.50 | 4.61 | | _ | | LVI_IDD | Block current | _ | _ | 100 | μΑ | _ | ### **Table 43. Voltage Monitor AC Specifications** | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------------------|---------------------------|-----|-----|-----|-------|--------------------| | T <sub>MONTRIP</sub> | Voltage monitor trip time | _ | _ | 1 | μs | _ | #### SWD Interface ### Table 44. SWD Interface Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | | |--------------|----------------------------------|----------|-----|---------|---------|-----------------------------------|--| | F_SWDCLK1 | $3.3~V \leq V_{DD} \leq 5.5~V$ | _ | _ | 14 | MHz | SWDCLK ≤ 1/3 CPU clock frequency | | | F_SWDCLK2 | 1.71 V ≤ V <sub>DD</sub> ≤ 3.3 V | _ | _ | 7 | IVII IZ | SVIDCER 5 1/3 CFO Clock frequency | | | T_SWDI_SETUP | T = 1/f SWDCLK | 0.25 × T | _ | _ | | _ | | | T_SWDI_HOLD | T = 1/f SWDCLK | 0.25 × T | _ | _ | ns | _ | | | T_SWDO_VALID | T = 1/f SWDCLK | _ | _ | 0.5 × T | 115 | _ | | | T_SWDO_HOLD | T = 1/f SWDCLK | 1 | _ | _ | | _ | | #### Internal Main Oscillator #### Table 45. IMO DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|---------------------------------|-----|-----|------|-------|--------------------| | I <sub>IMO1</sub> | IMO operating current at 48 MHz | _ | _ | 1000 | | _ | | I <sub>IMO2</sub> | IMO operating current at 24 MHz | _ | _ | 325 | | _ | | I <sub>IMO3</sub> | IMO operating current at 12 MHz | _ | _ | 225 | μΑ | _ | | I <sub>IMO4</sub> | IMO operating current at 6 MHz | _ | _ | 180 | | _ | | I <sub>IMO5</sub> | IMO operating current at 3 MHz | _ | _ | 150 | | _ | ### Table 46. IMO AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------------------|--------------------------------------|-----|-----|-----|-------|-----------------------------| | F <sub>IMOTOL3</sub> | Frequency variation from 3 to 48 MHz | _ | _ | ±2 | % | With API-called calibration | | F <sub>IMOTOL3</sub> | IMO startup time | _ | 12 | - | μs | _ | #### Internal Low-Speed Oscillator ### Table 47. ILO DC Specifications | Para | meter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|-------|---------------------------------|-----|-----|------|-------|--------------------| | I <sub>ILO2</sub> | | ILO operating current at 32 kHz | _ | 0.3 | 1.05 | μΑ | _ | ### Table 48. ILO AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------------|--------------------------|-----|-----|-----|-------|--------------------| | T <sub>STARTILO1</sub> | ILO startup time | - | _ | 2 | ms | _ | | F <sub>ILOTRIM1</sub> | 32-kHz trimmed frequency | 15 | 32 | 50 | kHz | _ | #### Table 49. Recommended ECO Trim Value | Parameter | Description | Value | Details/Conditions | |---------------------|--------------------------------------------|---------------|------------------------------------------------------------------------------------------------| | ECO <sub>TRIM</sub> | 24-MHz trim value (firmware configuration) | I HVHHHHRI RI | Recommended trim value that needs to be loaded to register CY_SYS_XTAL_BLERD_BB_XO_CAPTRIM_REG | #### BLE Subsystem #### Table 50. BLE Subsystem | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|------------------------------------------------------------------------------|-----|-------------|-----|-------|---------------------------------------| | RF Receiver Speci | fication | | | | | | | RXS, IDLE | RX sensitivity with idle transmitter | _ | -89 | _ | | - | | | RX sensitivity with idle transmitter excluding Balun loss | - | -91 | _ | | Guaranteed by design simulation | | RXS, DIRTY | RX sensitivity with dirty transmitter | - | -87 | -70 | dBm | RF-PHY Specification (RCV-LE/CA/01/C) | | RXS, HIGHGAIN | RX sensitivity in high-gain mode with idle transmitter | _ | <b>-</b> 91 | _ | | _ | | PRXMAX | Maximum input power | -10 | -1 | _ | | RF-PHY Specification (RCV-LE/CA/06/C) | | CI1 | Cochannel interference,<br>Wanted signal at –67 dBm and Interferer<br>at FRX | _ | 9 | 21 | dB | RF-PHY Specification (RCV-LE/CA/03/C) | Table 50. BLE Subsystem (continued) | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------|-----|-----|-------|-----------------------------------------------------------| | Cl2 | Adjacent channel interference<br>Wanted signal at –67 dBm and Interferer<br>at FRX ±1 MHz | - | 3 | 15 | | RF-PHY Specification (RCV-LE/CA/03/C) | | C13 | Adjacent channel interference<br>Wanted signal at –67 dBm and Interferer<br>at FRX ±2 MHz | Ι | -29 | - | | RF-PHY Specification (RCV-LE/CA/03/C) | | Cl4 | Adjacent channel interference<br>Wanted signal at –67 dBm and Interferer<br>at ≥FRX ±3 MHz | _ | -39 | _ | dB | RF-PHY Specification (RCV-LE/CA/03/C) | | CI5 | Adjacent channel interference<br>Wanted Signal at –67 dBm and Interferer<br>at Image frequency (F <sub>IMAGE</sub> ) | _ | -20 | _ | | RF-PHY Specification (RCV-LE/CA/03/C) | | CI3 | Adjacent channel interference<br>Wanted signal at –67 dBm and Interferer<br>at Image frequency (F <sub>IMAGE</sub> ± 1 MHz) | _ | -30 | _ | - | RF-PHY Specification (RCV-LE/CA/03/C) | | OBB1 | Out-of-band blocking,<br>Wanted signal at –67 dBm and Interferer<br>at F = 30–2000 MHz | -30 | -27 | _ | | RF-PHY Specification (RCV-LE/CA/04/C) | | OBB2 | Out-of-band blocking,<br>Wanted signal at –67 dBm and Interferer<br>at F = 2003–2399 MHz | -35 | -27 | _ | | RF-PHY Specification (RCV-LE/CA/04/C) | | OBB3 | Out-of-band blocking,<br>Wanted signal at –67 dBm and Interferer<br>at F = 2484–2997 MHz | -35 | -27 | _ | | RF-PHY Specification (RCV-LE/CA/04/C) | | OBB4 | Out-of-band blocking,<br>Wanted signal a –67 dBm and Interferer<br>at F = 3000–12750 MHz | -30 | -27 | _ | dBm | RF-PHY Specification (RCV-LE/CA/04/C) | | IMD | Inter modulation performance<br>Wanted signal at –64 dBm and 1-Mbps<br>BLE, third, fourth, and fifth offset channel | <b>–</b> 50 | _ | _ | | RF-PHY Specification (RCV-LE/CA/05/C) | | RXSE1 | Receiver spurious emission<br>30 MHz to 1.0 GHz | - | _ | -57 | | 100-kHz measurement<br>bandwidth<br>ETSI EN300 328 V1.8.1 | | RXSE2 | Receiver spurious emission<br>1.0 GHz to 12.75 GHz | - | _ | -47 | | 1-MHz measurement<br>bandwidth<br>ETSI EN300 328 V1.8.1 | | RF Transmitter S | pecifications | | | | | | | TXP, ACC | RF power accuracy | _ | ±1 | _ | , ID | _ | | TXP, RANGE | RF power control range | _ | 20 | _ | - dB | _ | | TXP, 0dBm | Output power, 0-dB Gain setting (PA7) | - | 0 | _ | | _ | | TXP, MAX | Output power, maximum power setting (PA10) | - | 3 | - | dBm | _ | | TXP, MIN | Output power, minimum power setting (PA1) | _ | -18 | _ | | _ | | F2AVG | Average frequency deviation for 10101010 pattern | 185 | - | _ | - kHz | RF-PHY Specification (TRM-LE/CA/05/C) | | F1AVG | Average frequency deviation for 11110000 pattern | 225 | 250 | 275 | NI IZ | RF-PHY Specification (TRM-LE/CA/05/C) | Table 50. BLE Subsystem (continued) | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |--------------------|-----------------------------------------------------|------|------|-------|---------------|--------------------------------------------------------------------------------------| | EO | Eye opening = ΔF2AVG/ΔF1AVG | 0.8 | _ | _ | | RF-PHY Specification (TRM-LE/CA/05/C) | | FTX, ACC | Frequency accuracy | -150 | - | 150 | | RF-PHY Specification (TRM-LE/CA/06/C) | | FTX, MAXDR | Maximum frequency drift | -50 | _ | 50 | kHz | RF-PHY Specification (TRM-LE/CA/06/C) | | FTX, INITDR | Initial frequency drift | -20 | - | 20 | | RF-PHY Specification (TRM-LE/CA/06/C) | | FTX, DR | Maximum drift rate | -20 | - | 20 | kHz/<br>50 μs | RF-PHY Specification (TRM-LE/CA/06/C) | | IBSE1 | In-band spurious emission at 2-MHz offset | _ | - | -20 | | RF-PHY Specification (TRM-LE/CA/03/C) | | IBSE2 | In-band spurious emission at ≥3-MHz offset | _ | - | -30 | dBm | RF-PHY Specification (TRM-LE/CA/03/C) | | TXSE1 | Transmitter spurious emissions (average), <1.0 GHz | _ | - | -55.5 | ubiii | FCC-15.247 | | TXSE2 | Transmitter spurious emissions (average), >1.0 GHz | _ | - | -41.5 | | FCC-15.247 | | RF Current Specifi | cations | | | | | | | IRX | Receive current in normal mode | _ | 18.7 | _ | | _ | | IRX_RF | Radio receive current in normal mode | _ | 16.4 | - | | Measured at V <sub>DDR</sub> | | IRX, HIGHGAIN | Receive current in high-gain mode | _ | 21.5 | - | | _ | | ITX, 3dBm | TX current at 3-dBm setting (PA10) | _ | 20 | _ | | _ | | ITX, 0dBm | TX current at 0-dBm setting (PA7) | _ | 16.5 | - | | _ | | ITX_RF, 0dBm | Radio TX current at 0 dBm setting (PA7) | _ | 15.6 | _ | mA | Measured at V <sub>DDR</sub> | | ITX_RF, 0dBm | Radio TX current at 0 dBm excluding Balun loss | - | 14.2 | - | | Guaranteed by design simulation | | ITX,-3dBm | TX current at –3-dBm setting (PA4) | _ | 15.5 | _ | | _ | | ITX,-6dBm | TX current at –6-dBm setting (PA3) | _ | 14.5 | - | | _ | | ITX,-12dBm | TX current at –12-dBm setting (PA2) | _ | 13.2 | - | | _ | | ITX,-18dBm | TX current at –18-dBm setting (PA1) | _ | 12.5 | _ | | _ | | lavg_1sec, 0dBm | Average current at 1-second BLE connection interval | - | 17.1 | - | | TXP: 0 dBm; ±20-ppm<br>master and slave clock<br>accuracy.<br>For empty PDU exchange | | lavg_4sec, 0dBm | Average current at 4-second BLE connection interval | _ | 6.1 | _ | - μΑ | TXP: 0 dBm; ±20-ppm<br>master and slave clock<br>accuracy.<br>For empty PDU exchange | | General RF Specif | ications | | | | | | | FREQ | RF operating frequency | 2400 | _ | 2482 | N 41 1- | _ | | CHBW | Channel spacing | _ | 2 | _ | MHz | _ | | DR | On-air data rate | _ | 1000 | _ | kbps | _ | ### Table 50. BLE Subsystem (continued) | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | | |---------------------|-------------------------------------|-----|-----|-----|-------|--------------------|--| | IDLE2TX | BLE.IDLE to BLE. TX transition time | 1 | 120 | 140 | 116 | _ | | | IDLE2RX | BLE.IDLE to BLE. RX transition time | - | 75 | 120 | μs | - | | | RSSI Specifications | | | | | | | | | RSSI, ACC | RSSI accuracy | - | ±5 | _ | dB | _ | | | RSSI, RES | RSSI resolution | - | 1 | _ | uБ | _ | | | RSSI, PER | RSSI sample period | _ | 6 | _ | μs | _ | | ### **Environmental Specifications** #### **Environmental Compliance** This Cypress BLE module is built in compliance with the Restriction of Hazardous Substances (RoHS) and Halogen Free (HF) directives. The Cypress module and components used to produce this module are RoHS and HF compliant. #### RF Certification The CYBLE-212019-00 module will be certified under the following RF certification standards at production release. ■ FCC: WAP2011 ■ CE ■ IC: 7922A-2011 ■ MIC: 203-JN0509 ■ KC: MSIP-CRM-Cyp-2011 #### **Safety Certification** The CYBLE-212019-00 module complies with the following regulations: ■ Underwriters Laboratories, Inc. (UL) - Filing E331901 ■ CSA **■** TUV #### **Environmental Conditions** Table 51 describes the operating and storage conditions for the Cypress BLE module. Table 51. Environmental Conditions for CYBLE-212019-00 | Description | Minimum Specification | Maximum Specification | |---------------------------------------------------------------|-----------------------|-----------------------------| | Operating temperature | −40 °C | 85 °C | | Operating humidity (relative, non-condensation) | 5% | 85% | | Thermal ramp rate | - | 3 °C/minute | | Storage temperature | −40 °C | 85 °C | | Storage temperature and humidity | - | 85 ° C at 85% | | ESD: Module integrated into system Components <sup>[10]</sup> | - | 15 kV Air<br>2.2 kV Contact | #### **ESD and EMI Protection** Exposed components require special attention to ESD and electromagnetic interference (EMI). A grounded conductive layer inside the device enclosure is suggested for EMI and ESD performance. Any openings in the enclosure near the module should be surrounded by a grounded conductive layer to provide ESD protection and a low-impedance path to ground. Device Handling: Proper ESD protocol must be followed in manufacturing to ensure component reliability. #### Note <sup>10.</sup> This does not apply to the RF pins (ANT, XTALI, and XTALO). RF pins (ANT, XTALI, and XTALO) are tested for 500-V HBM. ### **Regulatory Information** #### **FCC** #### FCC NOTICE: The device CYBLE-212019-00 complies with Part 15 of the FCC Rules. The device meets the requirements for modular transmitter approval as detailed in FCC public Notice DA00-1407.transmitter Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) This device must accept any interference received, including interference that may cause undesired operation. #### CAUTION: The FCC requires the user to be notified that any changes or modifications made to this device that are not expressly approved by Cypress Semiconductor may void the user's authority to operate the equipment. This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, ê may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures: - Reorient or relocate the receiving antenna. - Increase the separation between the equipment and receiver. - Connect the equipment into an outlet on a circuit different from that to which the receiver is connected. - Consult the dealer or an experienced radio/TV technician for help #### LABELING REQUIREMENTS: The Original Equipment Manufacturer (OEM) must ensure that FCC labelling requirements are met. This includes a clearly visible label on the outside of the OEM enclosure specifying the appropriate Cypress Semiconductor FCC identifier for this product as well as the FCC Notice above. The FCC identifier is FCC ID: WAP2011. In any case the end product must be labeled exterior with "Contains FCC ID: WAP2011". #### ANTENNA WARNING: This device is tested with a standard SMA connector and with the antennas listed below. When integrated in the OEMs product, these fixed antennas require installation preventing end-users from replacing them with non-approved antennas. Any antenna not in the following table must be tested to comply with FCC Section 15.203 for unique antenna connectors and Section 15.247 for emissions. #### RF EXPOSURE: To comply with FCC RF Exposure requirements, the Original Equipment Manufacturer (OEM) must ensure to install the approved antenna in the previous. The preceding statement must be included as a CAUTION statement in manuals, for products operating with the approved antennas in Table 6 on page 13, to alert users on FCC RF Exposure compliance. Any notification to the end user of installation or removal instructions about the integrated radio module is not allowed. The radiated output power of CYBLE-212019-00 with the trace antenna is far below the FCC radio frequency exposure limits. Nevertheless, use CYBLE-212019-00 in such a manner that minimizes the potential for human contact during normal operation. End users may not be provided with the module installation instructions. OEM integrators and end users must be provided with transmitter operating conditions for satisfying RF exposure compliance. #### **ISED** #### Innovation, Science and Economic Development Canada (ISED) Certification CYBLE-212019-00 is licensed to meet the regulatory requirements of Innovation, Science and Economic Development Canada (ISED). License: IC: 7922A-2011 Manufacturers of mobile, fixed or portable devices incorporating this module are advised to clarify any regulatory questions and ensure compliance for SAR and/or RF exposure limits. Users can obtain Canadian information on RF exposure and compliance from www.ic.gc.ca. This device has been designed to operate with the antennas listed in Table 6 on page 13, having a maximum gain of 0.5 dBi. Antennas not included in this list or having a gain greater than 0.5 dBi are strictly prohibited for use with this device. The required antenna impedance is 50 ohms. The antenna used for this transmitter must not be co-located or operating in conjunction with any other antenna or transmitter. #### ISED NOTICE: The device CYBLE-212019-00 including the built-in trace antenna complies with Canada RSS-GEN Rules. The device meets the requirements for modular transmitter approval as detailed in RSS-GEN. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) This device must accept any interference received, including interference that may cause undesired operation. #### ISED RADIATION EXPOSURE STATEMENT FOR CANADA This device complies with Innovation, Science and Economic Development (ISED) Canada licence-exempt RSS standard(s). Operation is subject to the following two conditions: (1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device. Cet appareil est conforme à la norme sur l'innovation, la science et le développement économique (ISED) norme RSS exempte de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement. #### LABELING REQUIREMENTS: The Original Equipment Manufacturer (OEM) must ensure that ISED labelling requirements are met. This includes a clearly visible label on the outside of the OEM enclosure specifying the appropriate Cypress Semiconductor IC identifier for this product as well as the ISED Notice above. The IC identifier is 7922A-2011. In any case, the end product must be labeled in its exterior with "Contains IC: 7922A-2011" #### **European R&TTE Declaration of Conformity** Hereby, Cypress Semiconductor declares that the Bluetooth module CYBLE-212019-00 complies with the essential requirements and other relevant provisions of Directive 1999/5/EC. As a result of the conformity assessment procedure described in Annex III of the Directive 1999/5/EC, the end-customer equipment should be labeled as follows: All versions of the CYBLE-212019-00 in the specified reference design can be used in the following countries: Austria, Belgium, Cyprus, Czech Republic, Denmark, Estonia, Finland, France, Germany, Greece, Hungary, Ireland, Italy, Latvia, Lithuania, Luxembourg, Malta, Poland, Portugal, Slovakia, Slovenia, Spain, Sweden, The Netherlands, the United Kingdom, Switzerland, and Norway. #### **MIC Japan** CYBLE-212019-00 is certified as a module with type certification number 203-JN0509. End products that integrate CYBLE-212019-00 do not need additional MIC Japan certification for the end product. End product can display the certification label of the embedded module. Model Name: EZ-BLE PRoC Module Part Number: CYBLE-212019-00 Manufactured by Cypress Semiconductor. 203-JN0509 #### **KC Korea** ${\it CYBLE-212019-00} is certified for use in Korea with certificate number MSIP-CRM-Cyp-2011.$ 한국 인증 세부정보: - 1. 제품명(모델명): 특정소출력무선기기(무선데이터통신시스템용 무선기기), CYBLE-212019-00 - 2. 인증 번호: MSIP-CRM-Cyp-2011 - 3. 라이선스 소유자: Cypress Semiconductor Corporation - 4. 제조일자: 2015.12 - 5. 제조업체/국가명: Cypress Semiconductor Corporation/ 중국 해당 무선설비는 전파혼신 가능성이 있으므로 인명안전과 관련된 서비스는 할 수 없습니다. # **Packaging** Table 52. Solder Reflow Peak Temperature | Module Part Number | Package | Maximum Peak Temperature | Maximum Time at Peak<br>Temperature | No. of Cycles | |--------------------|------------|--------------------------|-------------------------------------|---------------| | CYBLE-212019-00 | 31-pad SMT | 260 °C | 30 seconds | 2 | Table 53. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2 | Module Part Number | Package | MSL | |--------------------|------------|-------| | CYBLE-212019-00 | 31-pad SMT | MSL 3 | The CYBLE-212019-00 is offered in tape and reel packaging. Figure 10 details the tape dimensions used for the CYBLE-212019-00. Figure 10. CYBLE-212019-00 Tape Dimensions | Item | W | A <sub>o</sub> | B <sub>o</sub> | K, | $\mathbf{P}_{_{1}}$ | F | E | D <sub>o</sub> | D <sub>1</sub> | P <sub>o</sub> | P <sub>2</sub> | T | |-------------|-------------|----------------|----------------|-------|------------------------------------------------|------|----------------------|----------------|----------------|----------------|----------------|------| | Measurement | 24. 0 -0.30 | 19. 5 +0.10 | 14.8 | 2. 50 | <b>24.</b> 0 <sup>+0.10</sup> <sub>-0.10</sub> | 11.5 | 1. 75 +0.10<br>-0.10 | | 1.50 | 4. 00 -0.10 | 2. 00 -0.10 | 0.35 | Figure 11 details the orientation of the CYBLE-212019-00 in the tape as well as the direction for unreeling. Figure 11. Component Orientation in Tape and Unreeling Direction Figure 12 details reel dimensions used for the CYBLE-212019-00. Figure 12. Reel Dimensions The CYBLE-212019-00 is designed to be used with pick-and-place equipment in an SMT manufacturing environment. The center-of-mass for the CYBLE-212019-00 is detailed in Figure 13. Figure 13. CYBLE-212019-00 Center of Mass (Seen from Top) ### Ordering Information Table 54 lists the CYBLE-212019-00 part numbers and features. **Table 54. Ordering Information** | Part Number | CPU<br>Speed<br>(MHz) | Flash<br>Size<br>(KB) | CapSense | SCB | TCPWM | 12-Bit<br>SAR<br>ADC | I <sup>2</sup> S | LCD | Package | Packing | Certified | |-----------------|-----------------------|-----------------------|----------|-----|-------|----------------------|------------------|-----|---------|---------------|-----------| | CYBLE-212019-00 | 48 | 256 | Yes | 2 | 4 | 1 Msps | Yes | Yes | 31-SMT | Tape and Reel | Yes | Table 55 lists the CYBLE-212019-00 reel shipment quantities. Table 55. Tape and Reel Package Quantity and Minimum Order Amount | Description | Minimum Reel Quantity | Maximum Reel Quantity | Comments | |------------------------------|-----------------------|-----------------------|------------------------------------| | Reel Quantity | 500 | 500 | Ships in 500 unit reel quantities. | | Minimum Order Quantity (MOQ) | 500 | - | - | | Order Increment (OI) | 500 | _ | _ | The CYBLE-212019-00 is offered in tape and reel packaging. The CYBLE-212019-00 ships with a maximum of 500 units/reel. #### **Part Numbering Convention** The part numbers are of the form CYBLE-FATT##-SB where the fields are defined as follows. For additional information and a complete list of Cypress Semiconductor BLE products, contact your local Cypress sales representative. To locate the nearest Cypress office, visit our website. | U.S. Cypress Headquarters Address | 198 Champion Court, San Jose, CA 95134 | |---------------------------------------|----------------------------------------| | U.S. Cypress Headquarter Contact Info | (408) 943-2600 | | Cypress website address | http://www.cypress.com | # **Acronyms** ### Table 56. Acronyms Used in this Document | Acronym | Description | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | BLE | Bluetooth Low Energy | | Bluetooth<br>SIG | Bluetooth Special Interest Group | | CE | European Conformity | | CSA | Canadian Standards Association | | EMI | electromagnetic interference | | ESD | electrostatic discharge | | FCC | Federal Communications Commission | | GPIO | general-purpose input/output | | IC | Industry Canada | | IDE | integrated design environment | | KC | Korea Certification | | MIC | Ministry of Internal Affairs and Communications (Japan) | | PCB | printed circuit board | | RX | receive | | QDID | qualification design ID | | SMT | surface-mount technology; a method for producing electronic circuitry in which the components are placed directly onto the surface of PCBs | | TCPWM | timer, counter, pulse width modulator (PWM) | | TUV | Germany: Technischer Überwachungs-Verein (Technical Inspection Association) | | TX | transmit | ### **Document Conventions** ### **Units of Measure** Table 57. Units of Measure | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | kV | kilovolt | | mA | milliamperes | | mm | millimeters | | mV | millivolt | | μΑ | microamperes | | μm | micrometers | | MHz | megahertz | | GHz | gigahertz | | V | volt | # **Document History Page** | Document Title: CYBLE-212019-00 EZ-BLE Creator Module Document Number: 002-09764 | | | | | | |----------------------------------------------------------------------------------|---------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Revision | ECN | Submission<br>Date | Description of Change | | | | ** | 5086199 | 01/14/2016 | Preliminary datasheet for CYBLE-212019-00 module. | | | | *A | 5148398 | 02/22/2016 | Update More Information section to add KBA210638 (Certification Test Reports) to reference list. Update More Information section to add KBA10896 to reference list. Updated orientation of module drawings in Figure 1, Figure 2, Figure 3, Figure 4, Figure 5 Figure 6, Figure 7, Figure 8, Figure 9, and Figure 13 to match orientation in PSoC Creato Update Table 4 to add additional information with respect to the functional capabilities for each solder pad. | | | | *B | 5137880 | 04/20/2016 | Updated Document Title to read as "CYBLE-212019-00, EZ-BLE™ Creator Module". Updated to new template. | | | | *C | 5418947 | 08/30/2016 | Changed status from Preliminary to Final. Updated General Description: Updated Module Description: Added Bluetooth Declaration ID and QDID under "Bluetooth 4.1 single-mode module". Updated Power Consumption: Replaced "Stop: 60 nA with XRES wakeup" with "Stop: 60 nA with GPIO (P2.2) or XRES wakeup" under "Low power mode support". Updated More Information: Added additional Knowledge Base Article references. Updated Electrical Specification: Updated System Resources: Updated Internal Low-Speed Oscillator: Updated Table 49 (Updated details in "Value" column corresponding to ECOTRIM parameter). Updated Ordering Information: No change in part numbers. Added Table 55 (To specify minimum and maximum reel quantities ship for orders of the CYBLE-212019-00 module). Updated to new template. | | | | *D | 5529621 | 11/15/2016 | Updated More Information: Added EZ-Serial™ BLE Firmware Platform section. Updated Overview: Updated Figure 1 to specify that Bottom View is "Seen from Bottom". Updated Recommended Host PCB Layout: Updated Figure 4, Figure 5, and Figure 6 captions to specify that these as "Seen on Hos PCB". Updated Power Supply Connections and Recommended External Components: Updated Figure 7 and Figure 8 to specify that these are "Seen from Bottom". Updated Digital and Analog Capabilities and Connections: Updated Table 4: Updated TCPWM column to add TCPWM capability on Port 2 pins. Added Footnote 3. | | | | *E | 5553544 | 12/14/2016 | Updated Electrical Specification: Updated SAR ADC: Updated Table 18 to add Note 8 to specify under what conditions the maximum number of ADC channels can be achieved. | | | | *F | 5731446 | 05/09/2017 | Updated the Cypress Logo and Copyright. | | | | *G | 6002363 | 12/22/2017 | Updated reel dimensions in Figure 10 and Figure 12. | | | # **Document History Page** (continued) | Document Title: CYBLE-212019-00 EZ-BLE Creator Module<br>Document Number: 002-09764 | | | | | | | |-------------------------------------------------------------------------------------|---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Revision | ECN | Submission<br>Date | Description of Change | | | | | *H | 5996958 | 03/08/2018 | Updated Document Title. Updated "PRoC™" references to "Creator". Updated "PRoC BLE" references to "PSoC 4 BLE". Updated Module Description, More Information, Environmental Specifications, Regulatory Information, and Part Numbering Convention. Updated Figure 6. Removed CYBLE-212023-10 part number. Updated Sales page. | | | | | *1 | 6720757 | 10/31/2019 | Added watermark "Not Recommended for New Designs" across the document. Updated to new template. | | | | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/usb cypress.com/wireless #### **Products** USB Controllers Wireless Connectivity Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot cypress.com/memory Memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch ### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU #### **Cypress Developer Community** Community | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2016–2019. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In depth of the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or properly damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk D Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.