







TMUX4051, TMUX4052, TMUX4053 SCDS445B – MAY 2022 – REVISED MARCH 2023

# TMUX405x 24-V, 8:1, 1-Channel, 4:1, 2-Channel and 2:1, 3-Channel Multiplexers with 1.8-V Logic

# 1 Features

**Texas** 

INSTRUMENTS

- Single supply range: 5 V to 24 V
- Dual supply range: up to ±12 V
- Low capacitance: 3 pF
- –55°C to +125°C operating temperature
- Bidirectional signal path
- · Rail-to-rail operation
- 1.8 V logic compatible
- · Break-before-make switching
- ESD protection HBM: 2000 V
- TMUX405x pin compatible with:
  - Industry standard 4051, 4052, and 4053 muxes

# 2 Applications

- Analog multiplexing and demultiplexing
- Factory automation and control
- Appliances
- Battery test equipment
- Power delivery
- Medical
- Building automation
- Grid infrastructure

# **3 Description**

The TMUX405x devices are general purpose complementary metal-oxide semiconductor (CMOS) multiplexers (MUX). The TMUX4051 is an 8:1, 1-channel multiplexer, the TMUX4052 is a 4:1, 2-channel multiplexer, and the TMUX4053 is 2:1, 3 channel switch. The devices work with a single supply (5 V to 24 V), dual supplies (up to  $\pm 12$  V), or asymmetric supplies (such as V<sub>DD</sub> = 12 V, V<sub>SS</sub> = -5 V). The wide supply voltage range allows the TMUX405x devices to be used in a broad array of applications from battery testers to appliances.

The TMUX405x devices support bidirectional analog signals on the source (Sx) and drain (Dx) pins ranging from  $V_{SS}$  to  $V_{DD}$ . All logic inputs have 1.8 V logic compatible thresholds, which is compatible for both TTL and CMOS logic when operating with a valid supply voltage.

#### Package Information<sup>(1)(2)</sup>

| PART NUMBER                      | PACKAGE               | BODY SIZE (NOM)   |  |
|----------------------------------|-----------------------|-------------------|--|
| TMUX4051<br>TMUX4052<br>TMUX4053 | PW (TSSOP, 16)        | 5.00 mm × 4.40 mm |  |
|                                  | DYY (SOT-23-THIN, 16) | 4.20 mm × 2.00 mm |  |
|                                  | BQB (WQFN, 16)        | 3.50 mm × 2.50 mm |  |

(1) For all available packages, see the package option addendum at the end of the data sheet.

(2) See the Device Comparison Table



TMUX4051, TMUX4052, and TMUX4053 Block Diagram



# **Table of Contents**

| 1 Features                                       | 1              | 8.9 Off Isolation                                     | 20   |
|--------------------------------------------------|----------------|-------------------------------------------------------|------|
| 2 Applications                                   | 1              | 8.10 Crosstalk                                        | .20  |
| 3 Description                                    | 1              | 8.11 Bandwidth                                        | . 21 |
| 4 Revision History                               | 2              | 9 Detailed Description                                | 22   |
| 5 Device Comparison Table                        | 3              | 9.1 Overview                                          | . 22 |
| 6 Pin Configuration and Functions                | 4              | 9.2 Functional Block Diagram                          | . 22 |
| 7 Specifications                                 | 7              | 9.3 Feature Description                               | 22   |
| 7.1 Absolute Maximum Ratings                     | 7              | 10 Application and Implementation                     | . 24 |
| 7.2 ESD Ratings                                  | 7              | 10.1 Application Information                          | . 24 |
| 7.3 Thermal Information: TMUX405x                | <mark>8</mark> | 10.2 Typical Application                              | . 24 |
| 7.4 Recommended Operating Conditions             | <mark>8</mark> | 10.3 Design Requirements                              | . 25 |
| 7.5 Electrical Characteristics                   | 9              | 10.4 Detailed Design Procedure                        | . 25 |
| 7.6 AC Performance Characteristics               | 11             | 10.5 Application Curves                               | . 25 |
| 7.7 Timing Characteristics                       | 12             | 10.6 Power Supply Recommendations                     | 25   |
| 7.8 Typical Characteristics                      | 14             | 10.7 Layout                                           | . 26 |
| 8 Parameter Measurement Information              | 16             | 11 Device and Documentation Support                   | 27   |
| 8.1 On-Resistance                                | 16             | 11.1 Documentation Support                            | . 27 |
| 8.2 Off-Leakage Current                          |                | 11.2 Receiving Notification of Documentation Updates. | . 27 |
| 8.3 On-Leakage Current                           |                | 11.3 Support Resources                                | . 27 |
| 8.4 Transition Time                              |                | 11.4 Trademarks                                       | . 27 |
| 8.5 Break-Before-Make                            |                | 11.5 Electrostatic Discharge Caution                  |      |
| 8.6 t <sub>ON(EN)</sub> and t <sub>OFF(EN)</sub> | 18             | 11.6 Glossary                                         | . 27 |
| 8.7 Propagation Delay                            | 19             | 12 Mechanical, Packaging, and Orderable               |      |
| 8.8 Charge Injection                             | 19             | Information                                           | . 27 |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (September 2022) to Revision B (March 2023)            | Page |
|--------------------------------------------------------------------------------|------|
| Changed the status DYY and BQB packages from: <i>preview</i> to: <i>active</i> | 1    |
| Changes from Revision * (May 2022) to Revision A (September 2022)              | Page |
|                                                                                | 1    |



# **5** Device Comparison Table

| PRODUCT  | DESCRIPTION                |
|----------|----------------------------|
| TMUX4051 | 8:1, 1-channel multiplexer |
| TMUX4052 | 4:1, 2-channel multiplexer |
| TMUX4053 | 2:1, 3-channel switch      |



# **6** Pin Configuration and Functions





# Figure 6-1. TMUX4051 PW Package, 16-Pin TSSOP (Top View)





## Figure 6-3. TMUX4051 BQB Package, 16-Pin WQFN (Top View)

#### Table 6-1. Pin Functions TMUX4051

| F                    | PIN |                     |                                                                                                                                                                                                             |  |
|----------------------|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                 | NO. | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                  |  |
| S4                   | 1   | I/O                 | Source pin 4. Signal path can be an input or output.                                                                                                                                                        |  |
| S6                   | 2   | I/O                 | Source pin 6. Signal path can be an input or output.                                                                                                                                                        |  |
| D                    | 3   | I/O                 | Drain pin (common). Signal path can be an input or output.                                                                                                                                                  |  |
| S7                   | 4   | I/O                 | Source pin 7. Signal path can be an input or output.                                                                                                                                                        |  |
| S5                   | 5   | I/O                 | Source pin 5. Signal path can be an input or output.                                                                                                                                                        |  |
| ĒN                   | 6   | I                   | Active low logic enable. When this pin is high, all switches are turned off. Table 9-1 lists how the A[2:0] address inputs determine which switch is turned on when this pin is low.                        |  |
| V <sub>SS</sub>      | 7   | Р                   | Negative power supply. This pin is the most negative power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu F$ to 10 $\mu F$ between V <sub>SS</sub> and GND. |  |
| GND                  | 8   | Р                   | Ground (0 V) reference                                                                                                                                                                                      |  |
| A2                   | 9   | I                   | Address line 2. Table 9-1 provides information about how A2 controls the switch configuration.                                                                                                              |  |
| A1                   | 10  | I                   | Address line 1. Table 9-1 provides information about how A1 controls the switch configuration.                                                                                                              |  |
| A0                   | 11  | I                   | Address line 0. Table 9-1 provides information about how A0 controls the switch configuration.                                                                                                              |  |
| S3                   | 12  | I/O                 | Source pin 3. Signal path can be an input or output.                                                                                                                                                        |  |
| S0                   | 13  | I/O                 | Source pin 0. Signal path can be an input or output.                                                                                                                                                        |  |
| S1                   | 14  | I/O                 | Source pin 1. Signal path can be an input or output.                                                                                                                                                        |  |
| S2                   | 15  | I/O                 | Source pin 2. Signal path can be an input or output.                                                                                                                                                        |  |
| V <sub>DD</sub> 16 P |     | Р                   | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>DD</sub> and GND. |  |
| Thermal pad —        |     | _                   | The thermal pad is not connected internally. It is recommended that the pad be left floating or tied to GND.                                                                                                |  |

(1) I = input, O = output, I/O = input and output, P = power.

(2) For what to do with unused pins, refer to Section 9.3.4.









Figure 6-5. TMUX4052 DYY Package, 16-Pin

SOT-23-THIN (Top View)

Figure 6-4. TMUX4052 PW Package, 16-Pin TSSOP (Top View)





#### Table 6-2. Pin Functions TMUX4052

|                 | PIN | <b>TYPE</b> <sup>(1)</sup> |                                                                                                                                                                                                             |  |  |  |  |
|-----------------|-----|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME            | NO. |                            | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                  |  |  |  |  |
| S0B             | 1   | I/O                        | Source pin 0 of mux B. Can be an input or output.                                                                                                                                                           |  |  |  |  |
| S2B             | 2   | I/O                        | Source pin 2 of mux B. Can be an input or output.                                                                                                                                                           |  |  |  |  |
| DB              | 3   | I/O                        | Drain pin (common) of mux B. Can be an input or output.                                                                                                                                                     |  |  |  |  |
| S3B             | 4   | I/O                        | Source pin 3 of mux B. Can be an input or output.                                                                                                                                                           |  |  |  |  |
| S1B             | 5   | I/O                        | Source pin 1 of mux B. Can be an input or output.                                                                                                                                                           |  |  |  |  |
| ĒN              | 6   | I                          | Active low logic enable. When this pin is high, all switches are turned off. When this pin is low, the A[1:0] address inputs determine which switch is turned on.                                           |  |  |  |  |
| V <sub>SS</sub> | 7   | Р                          | egative power supply. This pin is the most negative power-supply potential. For reliable operation, nnect a decoupling capacitor ranging from 0.1 $\mu F$ to 10 $\mu F$ between V <sub>SS</sub> and GND.    |  |  |  |  |
| GND             | 8   | Р                          | Ground (0 V) reference                                                                                                                                                                                      |  |  |  |  |
| A1              | 9   | I                          | Address line 1. Table 9-2 provides information about how A1 controls the switch configuration.                                                                                                              |  |  |  |  |
| A0              | 10  | I                          | Address line 0. Table 9-2 provides information about how A0 controls the switch configuration.                                                                                                              |  |  |  |  |
| S3A             | 11  | I/O                        | Source pin 3 of mux A. Can be an input or output.                                                                                                                                                           |  |  |  |  |
| S0A             | 12  | I/O                        | Source pin 0 of mux A. Can be an input or output.                                                                                                                                                           |  |  |  |  |
| DA              | 13  | I/O                        | Drain pin (common) of mux A. Can be an input or output.                                                                                                                                                     |  |  |  |  |
| S1A             | 14  | I/O                        | Source pin 1 of mux A. Can be an input or output.                                                                                                                                                           |  |  |  |  |
| S2A             | 15  | I/O                        | Source pin 2 of mux A. Can be an input or output.                                                                                                                                                           |  |  |  |  |
| V <sub>DD</sub> | 16  | Р                          | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>DD</sub> and GND. |  |  |  |  |
| Thermal pac     | 1   | _                          | The thermal pad is not connected internally. It is recommended that the pad be left floating or tied to GND.                                                                                                |  |  |  |  |

(1) I = input, O = output, I/O = input and output, P = power.

(2) For what to do with unused pins, refer to Section 9.3.4.





Figure 6-8. TMUX4053 DYY Package, 16-Pin

SOT-23-THIN (Top View)

**EXAS** 

Instruments

www.ti.com





SEL3 [ ]



ī.

DND

#### Table 6-3. Pin Functions TMUX4053

| I               | PIN           | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                  |  |  |  |  |
|-----------------|---------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME            | NO.           | ITPE                | DESCRIPTION <sup>(1)</sup>                                                                                                                                                                                  |  |  |  |  |
| S2B             | 1             | I/O                 | Source pin B of switch 2. Can be an input or output.                                                                                                                                                        |  |  |  |  |
| S2A             | 2             | I/O                 | Source pin A of switch 2. Can be an input or output.                                                                                                                                                        |  |  |  |  |
| S3B             | 3             | I/O                 | Source pin B of switch 3. Can be an input or output.                                                                                                                                                        |  |  |  |  |
| D3              | 4             | I/O                 | Drain pin (common) of switch 3. Can be an input or output.                                                                                                                                                  |  |  |  |  |
| S3A             | 5             | I/O                 | Source pin A of switch 3. Can be an input or output.                                                                                                                                                        |  |  |  |  |
| EN              | 6             | I                   | Active low logic enable. When this pin is high, all switches are turned off. When this pin is low, the SEL[x] logic control inputs determine which switch is turned on.                                     |  |  |  |  |
| V <sub>SS</sub> | 7             | Р                   | egative power supply. This pin is the most negative power-supply potential. For reliable operation, onnect a decoupling capacitor ranging from 0.1 $\mu F$ to 10 $\mu F$ between $V_{SS}$ and GND.          |  |  |  |  |
| GND             | 8             | Р                   | Ground (0 V) reference                                                                                                                                                                                      |  |  |  |  |
| SEL3            | 9             | I                   | Logic control select pin 3. Table 9-3 provides controls switch 3 configuration.                                                                                                                             |  |  |  |  |
| SEL2            | 10            | I                   | Logic control select pin 2. Table 9-3 provides controls switch 2 configuration.                                                                                                                             |  |  |  |  |
| SEL1            | 11            | I                   | Logic control select pin 1. Table 9-3 provides controls switch 1 configuration.                                                                                                                             |  |  |  |  |
| S1A             | 12            | I/O                 | Source pin A of switch 1. Can be an input or output.                                                                                                                                                        |  |  |  |  |
| S1B             | 13            | I/O                 | Source pin B of switch 1. Can be an input or output.                                                                                                                                                        |  |  |  |  |
| D1              | 14            | I/O                 | Drain pin (common) of switch 1. Can be an input or output.                                                                                                                                                  |  |  |  |  |
| D2              | 15            | I/O                 | Drain pin (common) of switch 2. Can be an input or output.                                                                                                                                                  |  |  |  |  |
| V <sub>DD</sub> | 16            | Р                   | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>DD</sub> and GND. |  |  |  |  |
| Thermal pad     | Thermal pad — |                     | The thermal pad is not connected internally. It is recommended that the pad be left floating or tied to GND.                                                                                                |  |  |  |  |

(1) I = input, O = output, I/O = input and output, P = power.

(2) For what to do with unused pins, refer to Section 9.3.4.



# **7** Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1) (3)</sup>

|                                         |                                                | MIN                  | MAX                  | UNIT |
|-----------------------------------------|------------------------------------------------|----------------------|----------------------|------|
| $V_{DD} - V_{SS}$                       |                                                |                      | 28                   | V    |
| V <sub>DD</sub>                         | Supply voltage                                 | -0.5                 | 28                   | V    |
| V <sub>SS</sub>                         |                                                | -28                  | 0.5                  | V    |
| $V_{SEL}$ or $V_{EN}$                   | Logic control input pin voltage (EN, Ax, SELx) | -0.5                 | 28                   | V    |
| I <sub>SEL</sub> or I <sub>EN</sub>     | Logic control input pin current (EN, Ax, SELx) | -0.5                 | 28                   | mA   |
| $V_{S}$ or $V_{D}$                      | Source or drain voltage (Sx, D)                | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5 | V    |
| I <sub>IK</sub>                         | Diode clamp current <sup>(2)</sup>             | -30                  | 30                   | mA   |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D)     | -10                  | 10                   | mA   |
| TJ                                      | Junction temperature                           |                      | 150                  | °C   |
| T <sub>stg</sub>                        | Storage temperature                            | -65                  | 150                  | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings.

(3) To avoid drawing excess current from  $V_{DD}$ , or into  $V_{SS}$ , the voltage drop across the bidirectional switch path ( $\Delta V_{switch}$ ) must not exceed 1.2 V (600 mV for high temperature).

# 7.2 ESD Ratings

|                    |                         |                                                                                 | VALUE | UNIT |  |
|--------------------|-------------------------|---------------------------------------------------------------------------------|-------|------|--|
|                    | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>     | ±2000 | V    |  |
| V <sub>(ESD)</sub> | Liechostalic discharge  | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±500  | v    |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.3 Thermal Information: TMUX405x

|                       |                                              | TMUX4051 / TMUX4052 / TMUX4053 |           |            |      |  |
|-----------------------|----------------------------------------------|--------------------------------|-----------|------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP)                     | DYY (SOT) | BQB (WQFN) | UNIT |  |
|                       |                                              | 16 PINS                        | 16 PINS   | 16 PINS    |      |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 116.5                          | 138.9     | 70.5       | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 47.2                           | 70.3      | 67.8       | °C/W |  |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 63.0                           | 69.1      | 40.2       | °C/W |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 6.4                            | 5.1       | 3.9        | °C/W |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 62.1                           | 69.0      | 40.2       | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A                            | N/A       | 18.7       | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 7.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                         |                                                                | MIN             | NOM MAX         | UNIT |
|-----------------------------------------|----------------------------------------------------------------|-----------------|-----------------|------|
| $V_{DD} - V_{SS}^{(1)}$                 | Power supply voltage differential                              | 5               | 24              | V    |
| V <sub>DD</sub>                         | Positive power supply voltage                                  | 5               | 24              | V    |
| V <sub>SS</sub>                         | Negative power supply voltage                                  | –15             | 0               | V    |
| $V_{S} \text{ or } V_{D}$               | Signal path input/output voltage (source or drain pin) (Sx, D) | V <sub>SS</sub> | V <sub>DD</sub> | V    |
| $V_{Ax}$ or $V_{EN}$                    | Address or enable pin voltage                                  | 0               | V <sub>DD</sub> | V    |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D)                     | -10             | 10              | mA   |
| T <sub>A</sub>                          | Ambient temperature                                            | -55             | 125             | °C   |

(1)  $V_{DD}$  and  $V_{SS}$  can be any value as long as 5 V  $\leq$  ( $V_{DD} - V_{SS}$ )  $\leq$  24 V, and the minimum  $V_{DD}$  and  $V_{SS}$  are met.



## 7.5 Electrical Characteristics

Over operating free-air temperature range,

Typical at  $T_A = 25^{\circ}C$  (unless otherwise noted)

| PARAMETER               | TEST CONDITIONS                                                 | V <sub>DD</sub> | V <sub>SS</sub> | T <sub>A</sub> | MIN | TYP | MAX | UNIT |
|-------------------------|-----------------------------------------------------------------|-----------------|-----------------|----------------|-----|-----|-----|------|
| POWER SUPPLY            |                                                                 |                 |                 |                |     |     | I   |      |
|                         |                                                                 |                 |                 | –55°C          |     |     | 60  |      |
|                         | Address inputs = 0 V, 5 V, or V <sub>DD</sub>                   | 5 V             | 0 V             | 25°C           |     | 17  | 60  |      |
|                         | $\overline{EN} = 0 V$                                           | 5 V             |                 | 85°C           |     |     | 80  |      |
|                         |                                                                 |                 |                 | 125°C          |     |     | 80  |      |
|                         |                                                                 |                 |                 | –55°C          |     |     | 60  |      |
|                         | Address inputs = 0 V, 5 V, or V <sub>DD</sub>                   | 10 V            | 0 V             | 25°C           |     | 18  | 60  |      |
|                         | EN = 0 V                                                        | 10 V            | UV              | 85°C           |     |     | 80  |      |
|                         |                                                                 |                 |                 | 125°C          |     |     | 80  |      |
|                         |                                                                 |                 |                 | –55°C          |     |     | 60  |      |
| Supply current          | Address inputs = 0 V, 5 V, or V <sub>DD</sub>                   |                 | 0.14            | 25°C           |     | 21  | 60  |      |
| DD                      | EN = 0 V                                                        | 24 V            | 0 V             | 85°C           |     |     | 80  | μA   |
|                         |                                                                 |                 |                 | 125°C          |     |     | 80  |      |
|                         | Address inputs = 0 V, 5 V, or V <sub>DD</sub><br>EN = 0 V       | 5 V             | –5 V            | –55°C          |     |     | 60  |      |
|                         |                                                                 |                 |                 | 25°C           |     | 18  | 60  |      |
|                         |                                                                 |                 |                 | 85°C           |     |     | 80  |      |
|                         |                                                                 |                 |                 | 125°C          |     |     | 80  |      |
|                         | Address inputs = 0 V, 5 V, or $V_{DD}$<br>$\overline{EN}$ = 0 V | 12 V            | V –12 V         | –55°C          |     |     | 60  |      |
|                         |                                                                 |                 |                 | 25°C           |     | 20  | 60  |      |
|                         |                                                                 |                 |                 | 85°C           |     |     | 80  |      |
|                         |                                                                 |                 |                 | 125°C          |     |     | 80  |      |
|                         |                                                                 |                 |                 | –55°C          |     |     | 20  |      |
|                         | Address inputs = 0 V, 5 V, or V <sub>DD</sub>                   | 5 V             | -5 V            | 25°C           |     | 6   | 20  |      |
|                         | EN = 0 V                                                        | 5 V             |                 | 85°C           |     |     | 25  |      |
| Negative supply         |                                                                 |                 |                 | 125°C          |     |     | 25  |      |
| current<br>ss           |                                                                 |                 |                 | –55°C          |     |     | 22  | μA   |
| ~~                      | Address inputs = 0 V, 5 V, or V <sub>DD</sub>                   | 1014            | 40.14           | 25°C           |     | 7   | 22  |      |
|                         | $\overline{EN} = 0 V$                                           | 12 V            | –12 V           | 85°C           |     |     | 26  |      |
|                         |                                                                 |                 |                 | 125°C          |     |     | 26  |      |
|                         |                                                                 |                 |                 | 25°C           |     | 8   |     |      |
| I <sub>DD</sub> disable | EN = 5 V or V <sub>DD</sub>                                     | All             |                 | –55°C to 125°C |     |     | 20  | μA   |



# 7.5 Electrical Characteristics (continued)

Over operating free-air temperature range,

Typical at  $T_A = 25^{\circ}C$  (unless otherwise noted)

| PARAMETER                                     | TEST CONDITIONS                                         | V <sub>DD</sub> | V <sub>SS</sub> | T <sub>A</sub> | MIN   | TYP  | MAX             | UNIT |
|-----------------------------------------------|---------------------------------------------------------|-----------------|-----------------|----------------|-------|------|-----------------|------|
| ANALOG SWITCH                                 |                                                         |                 |                 |                |       |      |                 |      |
|                                               |                                                         |                 |                 | –55°C          |       |      | 800             |      |
|                                               | $V_{\rm S}$ = $V_{\rm SS}$ to $V_{\rm DD}$              | 5 V             | 0 V             | 25°C           |       | 75   | 1050            |      |
|                                               | $I_D = -1 \text{ mA}$                                   | 5 V             | 0 0             | 85°C           |       |      | 1200            |      |
|                                               |                                                         |                 |                 | 125°C          |       |      | 1300            |      |
|                                               |                                                         |                 |                 | –55°C          |       |      | 310             |      |
|                                               | $V_{\rm S}$ = $V_{\rm SS}$ to $V_{\rm DD}$              | 10.1/           | 0.1/            | 25°C           |       | 60   | 400             |      |
|                                               | $I_D = -1 \text{ mA}$                                   | 10 V            | 0 V             | 85°C           |       |      | 520             |      |
|                                               |                                                         |                 |                 | 125°C          |       |      | 550             |      |
|                                               |                                                         |                 |                 | –55°C          |       |      | 200             |      |
| R <sub>ON</sub>                               | $V_{\rm S}$ = $V_{\rm SS}$ to $V_{\rm DD}$              | <b></b>         |                 | 25°C           |       | 60   | 240             | ~    |
| Source to Drain ON-<br>Resistance             | $I_D = -1 \text{ mA}$                                   | 24 V            | 0 V             | 85°C           |       |      | 300             | Ω    |
|                                               |                                                         |                 |                 | 125°C          |       |      | 300             |      |
|                                               |                                                         |                 |                 | –55°C          |       |      | 310             |      |
|                                               | $V_{S} = V_{SS}$ to $V_{DD}$<br>$I_{D} = -1 \text{ mA}$ |                 |                 | 25°C           | 60 40 |      |                 |      |
|                                               |                                                         | 5 V             | –5 V            | 85°C           |       |      | 520             |      |
|                                               |                                                         |                 |                 | 125°C          |       |      | 550             |      |
|                                               |                                                         |                 |                 | –55°C          |       |      | 200             |      |
|                                               | $V_{\rm S} = V_{\rm SS}$ to $V_{\rm DD}$                |                 |                 | 25°C           |       | 60   | 240             |      |
|                                               | $I_D = -1 \text{ mA}$                                   | 12 V            | –12 V           | 85°C           |       |      | 300             |      |
|                                               |                                                         |                 |                 | 125°C          |       |      | 300             |      |
| ΔR <sub>ON</sub>                              | $V_{S} = V_{SS}$ to $V_{DD}$<br>$I_{D} = -1$ mA         | All             |                 | 25°C           |       | 2    |                 | Ω    |
|                                               |                                                         |                 |                 | 25°C           |       | 60   |                 |      |
| R <sub>ON FLAT</sub>                          | $V_{\rm S} = V_{\rm SS}$ to $V_{\rm DD}$                | All             |                 | –55°C to 85°C  |       |      | 150             | Ω    |
| ONTEAT                                        | $I_D = -1 \text{ mA}$                                   |                 |                 | –55°C to 125°C |       |      | 150             |      |
|                                               |                                                         |                 |                 | 25°C           |       | ±0.3 | ±100            |      |
| S(OFF)                                        | Switch State is off<br>$V_{S} = V_{SS} / V_{DD}$        | 24 V            | 0 V             | –55°C to 85°C  |       |      | ±800            | nA   |
| D(OFF)                                        | $V_D = V_{DD} / V_{SS}$                                 |                 |                 | –55°C to 125°C |       |      | ±1000           |      |
|                                               |                                                         |                 |                 | 25°C           |       | ±0.3 | ±100            |      |
| ION                                           | Switch State is on                                      | 24 V            | 0 V             | –55°C to 85°C  |       |      | ±800            | nA   |
|                                               | $V_{\rm S} = V_{\rm D} = V_{\rm SS}$ or $V_{\rm DD}$    |                 | -               | –55°C to 125°C |       |      | ±1000           |      |
| LOGIC INPUTS (AD                              | DRESS / ENABLE pins)                                    |                 |                 |                |       |      |                 |      |
| √ <sub>IH</sub>                               | Input High Voltage                                      | All             |                 | –55°C to 125°C | 1.35  |      | V <sub>DD</sub> | V    |
| V <sub>IL</sub>                               | Input Low Voltage                                       | All             |                 | –55°C to 125°C | 0     |      | 0.8             | V    |
| чіс<br>Ін                                     | ,                                                       |                 |                 | 25°C           | -     | ±0.6 |                 | •    |
| III<br>I <sub>IL</sub><br>Logic Input Current | $V_{LOGIC}$ = 0 V, 5 V, or $V_{DD}$                     | All             |                 | –55°C to 125°C | -1    |      | 1               | μA   |
| C <sub>IN</sub>                               |                                                         | All             |                 | 25°C           |       | 2    |                 | pF   |



# 7.6 AC Performance Characteristics

Typical at  $T_A = 25^{\circ}C$  (unless otherwise noted)

| PARAMETER                        | TE                                                                                      | T <sub>A</sub> = -5 | UNIT                            |            |     |         |    |            |  |  |
|----------------------------------|-----------------------------------------------------------------------------------------|---------------------|---------------------------------|------------|-----|---------|----|------------|--|--|
| PARAMETER                        | CONDITION                                                                               | V <sub>DD</sub>     | V <sub>DD</sub> V <sub>SS</sub> |            | MIN | TYP MAX |    | UNIT       |  |  |
| CAPACITANCE                      |                                                                                         | ,                   |                                 |            |     |         |    |            |  |  |
| C                                | $V_{\rm S} = (V_{\rm DD} + V_{\rm SS}) / 2 V$                                           | 5 V                 | –5 V                            |            |     | 3       |    | ~ <b>Г</b> |  |  |
| C <sub>S(OFF)</sub>              | f = 1 MHz                                                                               | 24 V                | 0 V                             |            |     | 3       | pF |            |  |  |
|                                  |                                                                                         | 5 V                 | –5 V                            |            |     | 11      |    |            |  |  |
|                                  |                                                                                         | 24 V                | 0 V                             |            |     | 9       |    |            |  |  |
| C                                | $V_{\rm S} = (V_{\rm DD} + V_{\rm SS}) / 2 V$                                           | 5 V                 | –5 V                            |            |     | 6       |    | ьE         |  |  |
| C <sub>D(OFF)</sub>              | f = 1 MHz                                                                               | 24 V                | 0 V                             | - TMUX4052 |     | 5       |    | pF         |  |  |
|                                  |                                                                                         | 5 V                 | –5 V                            |            |     | 4       |    |            |  |  |
|                                  |                                                                                         | 24 V                | 0 V                             |            | 3   |         |    |            |  |  |
|                                  |                                                                                         | 5 V                 | –5 V                            |            |     | 13      |    |            |  |  |
|                                  |                                                                                         | 24 V                | 0 V                             |            |     | 11      |    |            |  |  |
| C <sub>S(ON)</sub>               | V <sub>S</sub> = (V <sub>DD</sub> + V <sub>SS</sub> ) / 2 V<br>f = 1 MHz                | 5 V                 | –5 V                            |            |     | 8       |    | pF         |  |  |
| C <sub>D(ON)</sub>               |                                                                                         | 24 V                | 0 V                             |            |     | 7       |    |            |  |  |
|                                  |                                                                                         | 5 V                 | –5 V                            |            |     | 10      |    |            |  |  |
|                                  |                                                                                         | 24 V                | 0 V                             | 11074033   |     | 5       |    |            |  |  |
| DYNAMIC CHAR                     | ACTERISTICS                                                                             |                     |                                 |            |     |         |    |            |  |  |
|                                  |                                                                                         | +5 V                | –5 V                            |            |     | 280     |    |            |  |  |
|                                  |                                                                                         | 24 V                | 0 V                             |            |     | 430     |    |            |  |  |
| Bandwidth (BW)                   | $V_{BIAS} = (V_{DD} + V_{SS}) / 2^{(1)}$<br>$V_{S} = 200 \text{ mVpp}$                  | +5 V                | –5 V                            |            |     | 600     |    | N 41 I     |  |  |
| (Sine Wave Input)                | $R_{L} = 50 \Omega, C_{L} = 5 pF$                                                       | 24 V                | 0 V                             | 110/4032   |     | 700     |    | MHz        |  |  |
|                                  |                                                                                         | +5 V                | –5 V                            | TMUX4052   |     | 750     |    |            |  |  |
|                                  |                                                                                         | 24 V                | 0 V                             | - TMUX4053 |     | 850     |    |            |  |  |
| Off Isolation                    | $V_{BIAS} = (V_{DD} + V_{SS}) / 2^{(1)}$                                                | +5 V                | –5 V                            |            |     | -95     |    |            |  |  |
| Channel OFF<br>(Sine Wave Input) | $V_{S} = 200 \text{ mVpp}$<br>R <sub>L</sub> = 50 Ω, C <sub>L</sub> = 5 pF<br>f = 1 MHz | 24 V                | 0 V                             | All        |     | -95     |    | dB         |  |  |
| <b>0</b>                         | $V_{BIAS} = (V_{DD} + V_{SS}) / 2^{(1)}$                                                | +5 V                | –5 V                            |            |     | -90     |    |            |  |  |
| Crosstalk<br>(Sine Wave Input)   | $V_{S} = 200 \text{ mVpp}$<br>$R_{L} = 50 \Omega, C_{L} = 5 \text{ pF}$<br>f = 1  MHz   | 24 V                | 0 V                             | All        |     | -90     |    | dB         |  |  |
| Charge Injection                 | $V_{\rm S} = (V_{\rm DD} + V_{\rm SS}) / 2$                                             | +5 V                | –5 V                            |            |     | 6       |    |            |  |  |
| Charge Injection                 | $R_{\rm S} = 0 \ \Omega, C_{\rm L} = 100 \ \rm pF$                                      | 24 V                | 0 V                             | TMUX4051   |     | 2       |    | pC         |  |  |

(1) Peak-to-Peak voltage symmetrical about  $(V_{DD} + V_{SS}) / 2$ .



# 7.7 Timing Characteristics

Over operating free-air temperature range,

Typical at  $T_A = 25^{\circ}C$  (unless otherwise noted)

|                       | PARAMETER                                |                                                          | TEST            | CONDITIC        | MIN             | ТҮР   | MAX | UNIT |      |
|-----------------------|------------------------------------------|----------------------------------------------------------|-----------------|-----------------|-----------------|-------|-----|------|------|
|                       | FARAIVIETER                              | CONDITION                                                | V <sub>DD</sub> | V <sub>SS</sub> | T <sub>A</sub>  | IVIIN |     | WAX  | UNIT |
|                       |                                          |                                                          | 5 V             | 0 V             | 25°C            |       | 4   | 20   |      |
| _                     | Signal Input                             |                                                          | 10 V            | 0 V             | 25°C            |       | 4   | 20   |      |
| Prop<br>Delav         | Delay Signal Output                      | V <sub>S</sub> = V <sub>SS</sub> to<br>V <sub>DD</sub>   | 24 V            | 0 V             | 25°C            |       | 3   | 20   | ns   |
| Dolay                 |                                          |                                                          | 5 V             | –5 V            | 25°C            |       | 4   | 20   |      |
|                       |                                          |                                                          | 12 V            | –12 V           | 25°C            |       | 3   | 20   |      |
|                       |                                          |                                                          | 5 V             | 0 V             | 25°C            |       | 105 |      |      |
|                       |                                          |                                                          | 5 0             | 0 0             | –55°C to +125°C |       |     | 190  |      |
|                       |                                          | 10 V                                                     | 0 V             | 25°C            |                 | 100   |     |      |      |
|                       |                                          |                                                          | 10 V            | 0 0             | –55°C to +125°C |       |     | 190  |      |
| Address-to-Signal OUT | t <sub>r</sub> , t <sub>f</sub> = 20 ns, | 24 V                                                     | 0 V             | 25°C            |                 | 110   |     | 20   |      |
| TRAN                  | Transition time between inputs           | $C_{L} = 50 \text{ pr},$<br>$R_{L} = 10 \text{ k}\Omega$ | 24 V            |                 | –55°C to +125°C |       |     | 230  | ns   |
|                       | -                                        |                                                          | 5 V             | 5.1             | 25°C            |       | 100 |      |      |
|                       |                                          |                                                          |                 | –5 V            | –55°C to +125°C |       |     | 190  |      |
|                       |                                          |                                                          | 12 V            | –12 V           | 25°C            |       | 100 |      |      |
|                       |                                          |                                                          | 12 V            |                 | –55°C to +125°C |       |     | 190  |      |
|                       |                                          |                                                          | 5 V             | 0 V             | 25°C            |       | 100 |      | ns   |
|                       |                                          |                                                          | 5 V             | 0 0             | –55°C to +125°C |       |     | 190  |      |
|                       |                                          |                                                          | 10 V            | 0 V             | 25°C            |       | 95  |      |      |
|                       |                                          |                                                          |                 |                 | –55°C to +125°C |       |     | 190  |      |
|                       | Enable-to-Signal OUT                     | t <sub>r</sub> , t <sub>f</sub> = 20 ns,                 | 24 V            | 0 V             | 25°C            |       | 110 |      |      |
| ON (EN)               | Channel turning ON                       | C <sub>L</sub> = 50 pF,<br>R <sub>L</sub> = 10 kΩ        |                 |                 | –55°C to +125°C |       |     | 230  |      |
|                       |                                          |                                                          |                 | –5 V            | 25°C            |       | 100 |      |      |
|                       |                                          |                                                          | 5 V             |                 | –55°C to +125°C |       |     | 190  |      |
|                       |                                          |                                                          | 10.14           | 40.14           | 25°C            |       | 100 |      |      |
|                       |                                          |                                                          | 12 V            | –12 V           | –55°C to +125°C |       |     | 190  |      |
|                       |                                          |                                                          | EV              | 0.1/            | 25°C            |       | 90  |      |      |
|                       |                                          |                                                          | 5 V             | 0 V             | –55°C to +125°C |       |     | 140  |      |
|                       |                                          |                                                          | 10.1/           | 0.1/            | 25°C            |       | 90  |      | ns   |
|                       |                                          |                                                          | 10 V            | 0 V             | –55°C to +125°C |       |     | 140  |      |
| OFF                   | Enable-to-Signal OUT                     | t <sub>r</sub> , t <sub>f</sub> = 20 ns,                 | 24.14           | 0.1/            | 25°C            |       | 85  |      |      |
| EN)                   | Channel turning OFF                      | C <sub>L</sub> = 50 pF,<br>R <sub>L</sub> = 10 kΩ        | 24 V            | 0 V             | –55°C to +125°C |       |     | 140  |      |
|                       |                                          |                                                          |                 |                 | 25°C            |       | 100 |      |      |
|                       |                                          |                                                          | 5 V             | –5 V            | –55°C to +125°C |       |     | 160  |      |
|                       |                                          |                                                          | 40.14           | 10.14           | 25°C            |       | 90  |      |      |
|                       |                                          |                                                          | 12 V            | –12 V           | –55°C to +125°C |       |     | 140  |      |



# 7.7 Timing Characteristics (continued)

Over operating free-air temperature range,

Typical at  $T_A = 25^{\circ}C$  (unless otherwise noted)

|                  | PARAMETER |                         | TEST            | CONDITIO        | MIN             | ТҮР  | МАХ | UNIT  |      |
|------------------|-----------|-------------------------|-----------------|-----------------|-----------------|------|-----|-------|------|
|                  | FARAMETER | CONDITION               | V <sub>DD</sub> | V <sub>SS</sub> | T <sub>A</sub>  | WIIN | 115 | INIAA | UNIT |
|                  |           |                         | 5 V             | 0.1/            | 25°C            |      | 60  |       |      |
|                  |           | 5 V                     | 0 V             | –55°C to +125°C | 1               |      |     |       |      |
|                  |           | 10 V                    | 0 V             | 25°C            |                 | 45   |     |       |      |
|                  |           |                         |                 | –55°C to +125°C | 1               |      |     |       |      |
| +                |           | C <sub>L</sub> = 15 pF, | 5 V             | –5 V            | 25°C            |      | 45  |       | ns   |
| t <sub>BBM</sub> |           | R <sub>L</sub> = 10 kΩ  |                 |                 | –55°C to +125°C | 1    |     |       |      |
|                  |           |                         | 12 V            | –12 V           | 25°C            |      | 55  |       |      |
|                  |           |                         | 12 V            |                 | –55°C to +125°C | 1    |     |       |      |
|                  |           |                         | 24 V            | 0 V             | 25°C            |      | 75  |       |      |
|                  |           |                         | 24 V            |                 | –55°C to +125°C | 1    |     |       |      |



# 7.8 Typical Characteristics

at  $T_A$  = 25°C,  $V_{DD}$  = 5 V (unless otherwise noted)





# 7.8 Typical Characteristics (continued)

at  $T_A = 25^{\circ}C$ ,  $V_{DD} = 5 V$  (unless otherwise noted)





## 8 Parameter Measurement Information

### 8.1 On-Resistance

The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol  $R_{ON}$  is used to denote on-resistance. The measurement setup used to measure  $R_{ON}$  is shown in the following figure. Figure 8-1 shows how the  $R_{ON}$  is computed with  $R_{ON} = V / I_{SD}$ , and the voltage (V) and current ( $I_{SD}$ ) are measured using this setup.



Figure 8-1. On-Resistance Measurement Setup

## 8.2 Off-Leakage Current

There are two types of leakage currents associated with a switch during the off state:

- 1. Source off-leakage current.
- 2. Drain off-leakage current.

Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol  $I_{S(OFF)}$ .

Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol  $I_{D(OFF)}$ .

Figure 8-2 shows the setup used to measure both off-leakage currents.







## 8.3 On-Leakage Current

Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol  $I_{S(ON)}$ .

Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol  $I_{D(ON)}$ .

Either the source pin or drain pin is left floating during the measurement. Figure 8-3 shows the circuit used for measuring the on-leakage current, denoted by  $I_{S(ON)}$  or  $I_{D(ON)}$ .



Figure 8-3. On-Leakage Measurement Setup

### 8.4 Transition Time

Transition time is defined as the time taken by the output of the device to rise or fall 10% after the address signal has risen or fallen past the 50% threshold. Figure 8-4 shows the setup used to measure transition time, denoted by the symbol  $t_{\text{TRANSITION}}$ .



Figure 8-4. Transition-Time Measurement Setup



#### 8.5 Break-Before-Make

Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. Figure 8-5 shows the setup used to measure break-before-make delay, denoted by the symbol t<sub>OPEN(BBM)</sub>.



Figure 8-5. Break-Before-Make Delay Measurement Setup

#### 8.6 t<sub>ON(EN)</sub> and t<sub>OFF(EN)</sub>

Turn-on time is defined as the time taken by the output of the device to rise to 10% after the enable has risen past the 50% threshold. The 10% measurement is utilized to provide the timing of the device, system level timing can then account for the time constant added from the load resistance and load capacitance. Figure 8-6 shows the setup used to measure transition time, denoted by the symbol  $t_{ON(EN)}$ .

Turn-off time is defined as the time taken by the output of the device to fall to 90% after the enable has fallen past the 50% threshold. The 90% measurement is utilized to provide the timing of the device, system level timing can then account for the time constant added from the load resistance and load capacitance. Figure 8-6 shows the setup used to measure transition time, denoted by the symbol  $t_{OFF(EN)}$ .



Figure 8-6. Turn-On and Turn-Off Time Measurement Setup



# 8.7 Propagation Delay

Propagation delay is defined as the time taken by the output of the device to rise or fall 50% after the input signal has risen or fallen past the 50% threshold. Figure 8-7 shows the setup used to measure propagation delay, denoted by the symbol  $t_{PD}$ .



Figure 8-7. Propagation Delay Measurement Setup

## 8.8 Charge Injection

Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol  $Q_C$ . Figure 8-8 shows the setup used to measure charge injection from source (Sx) to drain (D).



Figure 8-8. Charge-Injection Measurement Setup



## 8.9 Off Isolation

Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. Figure 8-9 shows the setup used to measure, and the equation to compute off isolation.



Figure 8-9. Off Isolation Measurement Setup

$$Off \, Isolation \,=\, 20 \,\times \, Log\left(\frac{V_{OUT}}{V_S}\right) \tag{1}$$

## 8.10 Crosstalk

Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. Figure 8-10 shows the setup used to measure, and the equation used to compute crosstalk.



Figure 8-10. Channel-to-Channel Crosstalk Measurement Setup

 $Channel - to - Channel Crosstalk = 20 \times Log\left(\frac{V_{OUT}}{V_S}\right)$ <sup>(2)</sup>



## 8.11 Bandwidth

Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. Figure 8-11 shows the setup used to measure bandwidth.



Figure 8-11. Bandwidth Measurement Setup

Attenuation =  $20 \times Log\left(\frac{V_2}{V_1}\right)$ 

(3)



# 9 Detailed Description

## 9.1 Overview

The TMUX4051 is an 8:1, single-ended (1-channel) mux, the TMUX4052 is a 4:1, differential (2-channel) multiplexer, and the TMUX4053 is 2:1, 3 channel switch. Each channel is turned on or turned off based on the state of the address lines and enable pin.

## 9.2 Functional Block Diagram



## 9.3 Feature Description

#### 9.3.1 Bidirectional Operation

The TMUX4051, TMUX4052, and TMUX4053 devices conduct equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). Each signal path has very similar characteristics in both directions so they can be used as both multiplexers and demultiplexer to support analog signals.

#### 9.3.2 Rail-to-Rail Operation

The valid signal path input and output voltage for the TMUX4051, TMUX4052, and TMUX4053 ranges from  $V_{SS}$  to  $V_{DD}$ .

#### 9.3.3 1.8 V Logic Compatible Inputs

The TMUX4051, TMUX4052, and TMUX4053 support 1.8-V logic compatible control for all logic control inputs. 1.8-V logic level inputs allows the multiplexers to interface with processors that have lower logic I/O rails and eliminates the need for an external voltage translator, which saves both space and BOM cost. For more information on 1.8-V logic implementation, refer to *Simplifying Design with 1.8 V logic Muxes and Switches*.

#### 9.3.4 Device Functional Modes

When the  $\overline{EN}$  pin of the TMUX405x devices is pulled low, one of the switches is closed based on the state of the address or select pins. When the  $\overline{EN}$  pin is pulled high, all the switches are in an open state regardless of the state of the address or select pins.

Unused logic control pins must be tied to GND or V<sub>DD</sub> to be certain that the device does not consume additional current as highlighted in *Implications of Slow or Floating CMOS Inputs*. Unused signal path inputs (Sx and Dx) should be connected to GND.



## 9.3.5 Truth Tables

Table 9-1, Table 9-2, and Table 9-3 provides the truth tables for the TMUX4051 respectively.

#### Table 9-1. TMUX4051 Truth Table

| EN | A2               | A1               | A0               | Selected Signal Path Connected To Drain (D) Pin |  |  |  |  |  |  |  |
|----|------------------|------------------|------------------|-------------------------------------------------|--|--|--|--|--|--|--|
| 0  | 0                | 0                | 0                | S0                                              |  |  |  |  |  |  |  |
| 0  | 0                | 0                | 1                | S1                                              |  |  |  |  |  |  |  |
| 0  | 0                | 1                | 0                | S2                                              |  |  |  |  |  |  |  |
| 0  | 0                | 1                | 1                | S3                                              |  |  |  |  |  |  |  |
| 0  | 1                | 0                | 0                | S4                                              |  |  |  |  |  |  |  |
| 0  | 1                | 0                | 1                | S5                                              |  |  |  |  |  |  |  |
| 0  | 1                | 1                | 0                | S6                                              |  |  |  |  |  |  |  |
| 0  | 1                | 1                | 1                | S7                                              |  |  |  |  |  |  |  |
| 1  | X <sup>(1)</sup> | X <sup>(1)</sup> | X <sup>(1)</sup> | All inputs are unselected (HI-Z)                |  |  |  |  |  |  |  |

(1) X denotes *do not care*.

| EN | A1               | A0               | Selected Signal Path Connected To Drain (DA and DB) Pins |
|----|------------------|------------------|----------------------------------------------------------|
| 0  | 0                | 0                | S0A to DA<br>S0B to DB                                   |
| 0  | 0                | 1                | S1A to DA<br>S1B to DB                                   |
| 0  | 1                | 0                | S2A to DA<br>S2B to DB                                   |
| 0  | 1                | 1                | S3A to DA<br>S3B to DB                                   |
| 1  | X <sup>(1)</sup> | X <sup>(1)</sup> | All inputs are unselected (HI-Z)                         |

(1) X denotes do not care.

| EN | SEL1             | SEL2             | SEL3             | Selected Signal Path Connected To Drain Pins |  |  |  |  |  |  |  |
|----|------------------|------------------|------------------|----------------------------------------------|--|--|--|--|--|--|--|
| 0  | 0                | Х                | Х                | S1A to D1                                    |  |  |  |  |  |  |  |
| 0  | 1                | Х                | Х                | S1B to D1                                    |  |  |  |  |  |  |  |
| 0  | Х                | 0                | х                | S2A to D2                                    |  |  |  |  |  |  |  |
| 0  | Х                | 1                | х                | S2B to D2                                    |  |  |  |  |  |  |  |
| 0  | Х                | Х                | 0                | S3A to D3                                    |  |  |  |  |  |  |  |
| 0  | Х                | Х                | 1                | S3B to D3                                    |  |  |  |  |  |  |  |
| 1  | X <sup>(1)</sup> | X <sup>(1)</sup> | X <sup>(1)</sup> | All inputs are unselected (HI-Z)             |  |  |  |  |  |  |  |

(1) X denotes do not care.

The Enable pin,  $\overline{EN}$ , of the TMUX405x devices have a weak internal pull-up resistor to put the devices into a disabled state upon power up. The SELx / Address pins (Ax) have weak internal pull-down resistors to put the switch into a defined logic state.



# **10** Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## **10.1 Application Information**

The TMUX405x devices offer good system performance across a wide operating supply (5 V to 24 V). These devices include 1.8 V logic compatible control input pins that enable operation in systems with 1.8 V I/O rails. These features make the TMUX405x a family of general purpose multiplexers and switches that can reduce system complexity, board size, and overall system cost.

## **10.2 Typical Application**

One useful application to take advantage of the TMUX405x features is multiplexing various signals into an ADC that is integrated into an MCU. Utilizing an integrated ADC in an MCU allows a system to minimize cost with a potential tradeoff of system performance when compared to an external ADC. The multiplexer allows for multiple inputs or sensors to be monitored with a single ADC pin of the device, which is critical in systems with limited I/O. The TMUX4052 is suitable for a similar design example using differential signals, or as two 4:1 multiplexers.



Figure 10-1. Multiplexing Signals to an Integrated ADC with TMUX4051

## **10.3 Design Requirements**

Table 10-1 lists the parameters that must be used for this design example.

|                           | 0                                     |
|---------------------------|---------------------------------------|
| PARAMETERS                | VALUES                                |
| Supply (V <sub>DD</sub> ) | 12 V                                  |
| I/O signal range          | 0 V to V <sub>DD</sub> (rail-to-rail) |
| Control logic thresholds  | 1.8 V compatible                      |

#### Table 10-1. Design Parameters

## **10.4 Detailed Design Procedure**

The TMUX4051, TMUX4052, and TMUX4053 can operate without any external components except for the supply decoupling capacitors. The MCU can control the enable and address pins through GPIOs to toggle between various inputs of the multiplexer. The enable pin should be connected to ground if the functionality is not required in the system. All inputs being muxed to the ADC of the MCU must fall within the *Recommended Operating Conditions*, including signal range and continuous current. For this design with a supply of 12 V, the signal range can be 0 V to 12 V.

## **10.5 Application Curves**



Figure 10-2. Bandwidth

## **10.6 Power Supply Recommendations**

The TMUX4051, TMUX4052, and TMUX4053 devices operate across a wide supply range of 5 V to 24 V.

Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply pins to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1  $\mu$ F to 10  $\mu$ F from V<sub>DD</sub> to ground and V<sub>SS</sub> to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems or systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes.



## 10.7 Layout

#### 10.7.1 Layout Guidelines

Route high-speed signals using minimal vias and corners, which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies.

Figure 10-3 shows an example of a PCB layout with the TMUX4051, TMUX4052, and TMUX4053. Some key considerations are as follows:

- Decouple the V<sub>DD</sub> and V<sub>SS</sub> pins with a 0.1-µF capacitor, placed as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient.
- Keep the input lines as short as possible.
- Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup.
- Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.

#### 10.7.2 Layout Example



Figure 10-3. TMUX4051, TMUX4052, and TMUX4053 Layout Example

# 11 Device and Documentation Support

## **11.1 Documentation Support**

## 11.1.1 Related Documentation

For releated documentation, see the following:

- Texas Instruments, Simplifying Design with 1.8 V logic Muxes and Switches application brief
- Texas Instruments, QFN/SON PCB Attachment application report
- Texas Instruments, Quad Flatpack No-Lead Logic Packages application report

## **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **11.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  | (.)    |              | J                  |      |                | (=)          | (6)                           | (0)                |              | ( 1, 0)                 |         |
| PTMUX4051DYYR    | ACTIVE | SOT-23-THIN  | DYY                | 16   | 3000           | TBD          | Call TI                       | Call TI            | -55 to 125   |                         | Samples |
| PTMUX4052DYYR    | ACTIVE | SOT-23-THIN  | DYY                | 16   | 3000           | TBD          | Call TI                       | Call TI            | -55 to 125   |                         | Samples |
| PTMUX4052PWR     | ACTIVE | TSSOP        | PW                 | 16   | 2000           | TBD          | Call TI                       | Call TI            | -55 to 125   |                         | Samples |
| PTMUX4053DYYR    | ACTIVE | SOT-23-THIN  | DYY                | 16   | 3000           | TBD          | Call TI                       | Call TI            | -55 to 125   |                         | Samples |
| PTMUX4053PWR     | ACTIVE | TSSOP        | PW                 | 16   | 2000           | TBD          | Call TI                       | Call TI            | -55 to 125   |                         | Samples |
| TMUX4051PWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | T4051                   | Samples |
| TMUX4052PWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | T4052                   | Samples |
| TMUX4053PWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | T4053                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TMUX4051, TMUX4052 :

• Automotive : TMUX4051-Q1, TMUX4052-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



Texas

www.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TMUX4051PWR                 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TMUX4052PWR                 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TMUX4053PWR                 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

22-Feb-2023



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMUX4051PWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| TMUX4052PWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| TMUX4053PWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

# **DYY0016A**

# PACKAGE OUTLINE SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- 5. Reference JEDEC Registration MO-345, Variation AA



# DYY0016A

# EXAMPLE BOARD LAYOUT SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DYY0016A**

# **EXAMPLE STENCIL DESIGN** SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **PW0016A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated