# 512K x 8 Static RAM #### **Features** - · High speed - t<sub>AA</sub> = 12 ns - · Low active power - 1320 mW (max.) - Low CMOS standby power (Commercial L version) - 2.75 mW (max.) - 2.0V Data Retention (400 µW at 2.0V retention) - Automatic power-down when deselected - TTL-compatible inputs and outputs - Easy memory expansion with CE and OE features - Available in Pb-free and non Pb-free 36-Lead (400-Mil) Molded SOJ ## Functional Description[1] The CY7C1049B is a high-performance CMOS static RAM organized as 524,288 words by 8 bits. Easy memory expansion is provided by an <u>acti</u>ve LOW Chip Enable ( $\overline{\text{CE}}$ ), an active LOW Output Enable ( $\overline{\text{OE}}$ ), and tri-state drivers. Writing to the device is <u>ac</u>complished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable ( $\overline{\text{WE}}$ ) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins ( $A_0$ through $A_{18}$ ). Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The eight input/output pins (I/O $_0$ through I/O $_7$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a write operation (CE LOW, and WE LOW). The CY7C1049B is available in a standard 400-mil-wide 36-pin SOJ package with center power and ground (revolutionary) pinout. ### Logic Block Diagram #### Pin Configuration | | SO<br>Top Vi | - | |----------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> | 1O<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18 | 36 NC<br>35 A <sub>18</sub><br>34 A <sub>17</sub><br>33 A <sub>16</sub><br>33 A <sub>15</sub><br>30 I/O <sub>7</sub><br>29 I/O <sub>6</sub><br>29 I/O <sub>5</sub><br>27 I/O <sub>2</sub><br>26 I/O <sub>5</sub><br>25 I/O <sub>4</sub><br>24 A <sub>14</sub><br>23 A <sub>13</sub><br>22 A <sub>12</sub><br>21 A <sub>11</sub><br>20 A <sub>10</sub><br>19 NC | #### Note: 1. For guidelines on SRAM system design, please refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com. #### **Selection Guide** | | | | -12 | -15 | -17 | |--------------------------------|------------|---|-----|-----|-----| | Maximum Access Time (ns) | | | 12 | 15 | 17 | | Maximum Operating Current (mA) | | | 240 | 220 | 195 | | Maximum CMOS Standby | Commercial | | 8 | 8 | 8 | | Current (mA) | Industrial | | - | - | - | | | Commercial | L | - | - | 0.5 | ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied .....-55°C to +125°C Supply Voltage on $V_{CC}$ to Relative ${\rm GND}^{[2]}$ .... -0.5V to +7.0V DC Voltage Applied to Outputs in High Z State [2] .....-0.5V to $V_{CC}$ + 0.5V | Current into Outputs (LOW) | 20 mA | |--------------------------------|---------| | Static Discharge Voltage | >2001V | | (per MIL-STD-883, Method 3015) | | | Latch-Up Current | >200 mA | ## **Operating Range** | Range | Ambient<br>Temperature | v <sub>cc</sub> | |------------|------------------------|-----------------| | Commercial | 0°C to +70°C | 4.5V-5.5V | | Industrial | –40°C to +85°C | | #### **Electrical Characteristics** Over the Operating Range DC Input Voltage<sup>[2]</sup>.....-0.5V to $V_{CC}$ + 0.5V | Parameter | Description | Test Condit | ions | | -12 | | - | 15 | - | 17 | | |------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---|------|--------------------------|------|--------------------------|------|--------------------------|------| | | | | N | | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -4$ | .0 mA | | 2.4 | | 2.4 | | 2.4 | | V | | $V_{OL}$ | Output LOW Voltage | $V_{CC} = Min., I_{OL} = 8.0$ | ) mA | | | 0.4 | | 0.4 | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | | 2.2 | V <sub>CC</sub><br>+ 0.3 | 2.2 | V <sub>CC</sub><br>+ 0.3 | 2.2 | V <sub>CC</sub><br>+ 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[2]</sup> | | | | -0.3 | 0.8 | -0.3 | 8.0 | -0.3 | 0.3 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_1 \le V_{CC}$ | GND ≤ V <sub>I</sub> ≤ V <sub>CC</sub> | | -1 | +1 | -1 | +1 | -1 | +1 | μΑ | | I <sub>OZ</sub> | Output Leakage<br>Current | GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> ,<br>Output Disabled | GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> ,<br>Output Disabled | | -1 | +1 | -1 | +1 | -1 | +1 | μА | | I <sub>CC</sub> | V <sub>CC</sub> Operating<br>Supply Current | $V_{CC} = Max.$<br>$f = f_{MAX} = 1/t_{RC}$ | | | | 240 | | 220 | | 195 | mA | | I <sub>SB1</sub> | Automatic CE<br>Power-Down Current<br>—TTL Inputs | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$<br>$V_{IN} \ge V_{IH}$ or<br>$V_{IN} \le V_{IL}$ , $f = f_{MAX}$ | | | 40 | | 40 | | 40 | mA | | | I <sub>SB2</sub> | Automatic CE | Max. V <sub>CC</sub> , | Com'l | | | 8 | | 8 | | 8 | mA | | | Power-Down Current —CMOS Inputs | $CE \ge V_{CC} - 0.3V$ ,<br>$V_{IN} \ge V_{CC} - 0.3V$ , | Com'l | L | | - | | - | | 0.5 | mA | | | | or $V_{IN} \le 0.3V$ , $f = 0$ | Ind'I | | | - | | - | | 8 | mA | #### Note: <sup>2.</sup> Minimum voltage is-2.0V for pulse durations of less than 20 ns. ## Capacitance<sup>[3]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|-------------------|------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, | 8 | pF | | C <sub>OUT</sub> | I/O Capacitance | $V_{CC} = 5.0V$ | 8 | pF | #### **AC Test Loads and Waveforms** #### Note: 3. Tested initially and after any design or process changes that may affect these parameters. ## Switching Characteristics Over the Operating Range<sup>[4]</sup> | | | - | 12 | | 15 | | -17 | | |--------------------|--------------------------------------------------------------|------|------|------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Read Cycle | 9 | • | • | 1 | • | • | 1 | | | t <sub>power</sub> | V <sub>CC</sub> (typical) to the First Access <sup>[5]</sup> | 1 | | 1 | | 1 | | ms | | t <sub>RC</sub> | Read Cycle Time | 12 | | 15 | | 17 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 12 | | 15 | | 17 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | 3 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 12 | | 15 | | 17 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 6 | | 7 | | 8 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[7]</sup> | 0 | | 0 | | 0 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[6, 7]</sup> | | 6 | | 7 | | 7 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[7]</sup> | 3 | | 3 | | 3 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[6, 7]</sup> | | 6 | | 7 | | 7 | ns | | t <sub>PU</sub> | CE LOW to Power-Up | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power-Down | | 12 | | 15 | | 17 | ns | | Write Cycle | [8, 9] | | | | | | | | | t <sub>WC</sub> | Write Cycle Time | 12 | | 15 | | 17 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 10 | | 12 | | 12 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 10 | | 12 | | 12 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 10 | | 12 | | 12 | | ns | | t <sub>SD</sub> | Data Set-Up to Write End | 7 | | 8 | | 8 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[7]</sup> | 3 | | 3 | | 3 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[6, 7]</sup> | | 6 | | 7 | | 8 | ns | #### Data Retention Characteristics Over the Operating Range | Parameter | Description | | | Conditions <sup>[11]</sup> | Min. | Max. | Unit | |---------------------------------|--------------------------------------|-------|---|---------------------------------------------------------------------------|-----------------|------|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | | | 2.0 | | V | | I <sub>CCDR</sub> | Data Retention Current | Com'l | L | $\frac{V_{CC} = V_{DR} = 2.0V}{CE \ge V_{CC} - 0.3V}$ | | 200 | μΑ | | t <sub>CDR</sub> <sup>[3]</sup> | Chip Deselect to Data Retention Time | | | $CE \ge V_{CC} - 0.3V$<br>$V_{IN} \ge V_{CC} - 0.3V$ or $V_{IN} \le 0.3V$ | 0 | | ns | | t <sub>R</sub> <sup>[10]</sup> | Operation Recovery Time | | | | t <sub>RC</sub> | | ns | #### Notes: - Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance. This part has a voltage regulator which steps down the voltage from 5V to 3.3V internally. t<sub>power</sub> time has to be provided initially before a read/write operation - is started. - 6. t<sub>HZOE</sub>, t<sub>HZOE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. - At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZCE</sub> for any given device. The internal write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a write, and the transition of either of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. The minimum write cycle time for Write Cycle no. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. - 10. $t_r \le 3$ ns for all the speeds - 11. No input may exceed $V_{CC}$ + 0.5V. #### **Data Retention Waveform** ## **Switching Waveforms** # Read Cycle No. 1<sup>[12, 13]</sup> # Read Cycle No. 2 (OE Controlled)[13, 14] #### Notes: - 12. <u>Device</u> is continuously selected. <u>OE</u>, <u>CE</u> = V<sub>IL</sub>. 13. <u>WE</u> is HIGH for read cycle. 14. Address valid prior to or coincident with <u>CE</u> transition LOW. ## Switching Waveforms (continued) ## Write Cycle No. 1 (CE Controlled)[15, 16] ## Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[15, 16] - 15. Data I/O is high impedance if $\overline{OE} = \underline{V_{IH}}$ . 16. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE}$ going HIGH, the output remains in a high-impedance state. 17. During this period the I/Os are in the output state and input signals should not be applied. ## Switching Waveforms (continued) # Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW)[16] # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|-----------------|-----------------|----------------------------------------|--------------------| | 12 | CY7C1049B-12VC | 51-85090 | 36-Lead (400-Mil) Molded SOJ | Commercial | | | CY7C1049B-12VXC | 1 | 36-Lead (400-Mil) Molded SOJ (Pb-free) | = | | 15 | CY7C1049B-15VC | | 36-Lead (400-Mil) Molded SOJ | = | | | CY7C1049B-15VXC | 1 | 36-Lead (400-Mil) Molded SOJ (Pb-free) | | | | CY7C1049B-15VI | 1 | 36-Lead (400-Mil) Molded SOJ | Industrial | | | CY7C1049B-15VXI | 1 | 36-Lead (400-Mil) Molded SOJ (Pb-free) | = | | 17 | CY7C1049BL-17VC | 1 | 36-Lead (400-Mil) Molded SOJ | Commercial | ## **Package Diagram** #### 36-lead (400-Mil) Molded SOJ (51-85090) All product and company names mentioned in this document may be the trademarks of their respective holders. # **Document History Page** | Document Title: CY7C1049B 512K x 8 Static RAM Document Number: 38-05169 | | | | | | | | |-------------------------------------------------------------------------|---------|---------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | | ** | 110209 | 12/02/01 | SZV | Change from Spec number: 38-00937 to 38-05169 | | | | | *A | 116465 | 09/16/02 | CEA | Add applications foot note to data sheet, page 1 | | | | | *B | 498501 | See ECN | NXR | Removed 20 ns and 25 ns speed bin Changed the description of I <sub>IX</sub> from Input Load Current to Input Leakage Current in DC Electrical Characteristics table Updated the Ordering Information Table | | | |