

# TMS470R1A384

www.ti.com

SPNS110E-AUGUST 2005-REVISED MAY 2008

# 16/32-Bit RISC Flash Microcontroller

### **FEATURES**

- High-Performance Static CMOS Technology
- TMS470R1x 16/32-Bit RISC Core (ARM7TDMI™)
  - 24-MHz System Clock (48-MHz Pipeline)
  - Independent 16/32-Bit Instruction Set
  - Open Architecture With Third-Party Support
  - Built-In Debug Module
- Integrated Memory
  - 384K-Byte Program Flash
    - Three Banks With 18 Contiguous Sectors
  - 32K-Byte Static RAM (SRAM)
- Operating Features
  - Core Supply Voltage (V<sub>CC</sub>): 1.71 V to 2.05 V
  - I/O Supply Voltage (V<sub>CCIO</sub>): 3.0 V to 3.6 V
  - Low-Power Modes: STANDBY and HALT
  - Extended Industrial Temperature Range
- 470+ System Module
  - 32-Bit Address Space Decoding
  - Bus Supervision for Memory/Peripherals
  - Analog Watchdog (AWD) Timer
  - Enhanced Real-Time Interrupt (RTI)
  - Interrupt Expansion Module (IEM)
  - System Integrity and Failure Detection
- Direct Memory Access (DMA) Controller
  - 32 Control Packets and 16 Channels
- Zero-Pin Phase-Locked Loop (ZPLL)-Based Clock Module With Prescaler
  - Multiply-by-4 or -8 Internal ZPLL Option
  - ZPLL Bypass Mode
- Expansion Bus Module (EBM) (PGE Package)
  - Supports 8- and 16-Bit Expansion Bus Memory Interface Mappings
  - 40 I/O Expansion Bus Pins
- Ten Communication Interfaces:
  - Two Serial Peripheral Interfaces (SPIs)
    - 255 Programmable Baud Rates

- Two Serial Communication Interfaces (SCIs)
  - 2<sup>24</sup> Selectable Baud Rates
  - Asynchronous/Isosynchronous Modes
- Two Standard CAN Controllers (SCC)
  - 16-Mailbox Capacity
  - Fully Compliant With CAN Protocol, Version 2.0B
- Class II Serial Interface B (C2SIb)
  - Normal 10.4 Kbps and 4X Mode 41.6 Kbps
- Three Inter-Integrated Circuit (I2C) Modules (See I2C Notes in *TMS470R1A384 Silicon Errata*, Literature Number SPNZ148)
  - Multi-Master and Slave Interfaces
  - Up to 400 Kbps (Fast Mode)
  - 7- and 10-Bit Address Capability
- High-End Timer (HET)
  - 12 Programmable I/O Channels:
    - 12 High-Resolution Pins
  - High-Resolution Share Feature (XOR)
  - High-End Timer RAM
    - 64-Instruction Capacity
- External Clock Prescale (ECP) Module
  - Programmable Low-Frequency External Clock (CLK)
- 12-Channel 10-Bit Multi-Buffered Analog-to-Digital Converter (MibADC)
  - 32-Word FIFO Buffer
  - Single- or Continuous-Conversion Modes
  - 1.55-µs Minimum Sample/Conversion Time
  - Calibration Mode and Self-Test Features
- 55 Dedicated General-Purpose I/O (GIO) Pins and 39 Additional Peripheral I/Os (PGE)
- 14 Dedicated General-Purpose I/O (GIO) Pins and 39 Additional Peripheral I/Os (PZ)
- Flexible Interrupt Handling
- Eight External Interrupts

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ARM7TDMI is a trademark of Advanced RISC Machines Limited (ARM). All other trademarks are the property of their respective owners.

# TMS470R1A384



www.ti.com

- On-Chip Scan-Base Emulation Logic, IEEE Standard 1149.1<sup>(1)</sup> (JTAG) Test-Access Port
- 144-Pin Plastic Low-Profile Quad Flatpack (PGE Suffix)

### 100-Pin Plastic Low-Profile Quad Flatpack (PZ Suffix)

<sup>(1)</sup> The test-access port is compatible with the IEEE Standard 1149.1-1990, IEEE Standard Test-Access Port and Boundary Scan Architecture specification. Boundary scan is not supported on this device.



2





www.ti.com

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ADIN(5)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7)<br>ADIN(7                                                                                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD <sub>REFHI</sub><br>AD <sub>REFLO</sub><br>V <sub>CCAD</sub><br>V <sub>CCAD</sub><br>ADIN[4]<br>ADIN[3]<br>ADIN[3]<br>ADIN[3]<br>ADIN[3]<br>ADIN[3]<br>ADIN[3]<br>ADIN[3]<br>ADIN[3]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>EBCS[6]<br>CCC<br>V <sub>SS</sub><br>V <sub>SS</sub><br>CCC<br>CCC<br>V <sub>SS</sub><br>EBHOLD<br>EBWR[1]<br>GIOA[4]/INT[3]<br>GIOA[2]/INT[3]<br>GIOA[2]/INT[3]<br>GIOA[2]/INT[3]<br>CCC<br>V <sub>SS</sub><br>EBADDR[22]/EBADDR[13]<br>EBADDR[21]/EBADDR[13]<br>EBADDR[12]/EBADDR[13]<br>EBADDR[12]/EBADDR[13]<br>EBADDR[12]/EBADDR[13]<br>CCC<br>EBADDR[12]/EBADDR[13]<br>EBADDR[12]/EBADDR[13]<br>CCC<br>EBADDR[12]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]<br>CCC<br>EBADDR[13]/EBADDR[13]/EAA<br>CCC<br>CCC<br>CCC<br>CCC<br>CCC<br>CCC<br>CCC | 000       72       1         100       72       1         110       72       1         111       70       1         112       70       1         113       68       1         114       67       1         115       66       1         116       67       1         117       68       1         118       67       1         119       61       1         111       61       1         112       60       1         113       62       1         114       63       1         115       66       1         116       61       1         117       62       1         118       63       1         120       61       1         121       60       1         122       50       1         123       50       1         124       51       1         125       56       1         126       52       1         127       54       1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SPI1SCS<br>SPI1CK<br>SPI1CK<br>SPI1CK<br>SP11CK<br>SP11CK<br>SP11S0M<br>EBADDR[10]<br>EBADDR[11]/EBADDR[9]<br>EBADDR[15]/EBADDR[9]<br>HET[7]<br>HET[7]<br>HET[7]<br>HET[7]<br>HET[7]<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCSIRX<br>CCS |



TMS470R1A384

www.ti.com





Submit Documentation Feedback



### DESCRIPTION

The TMS470R1A384<sup>(1)</sup> devices are members of the Texas Instruments TMS470R1x family of general-purpose 16/32-bit reduced instruction set computer (RISC) microcontrollers. The A384 microcontroller offers high performance utilizing the high-speed ARM7TDMI 16/32-bit RISC central processing unit (CPU), resulting in a high instruction throughput while maintaining greater code efficiency. The ARM7TDMI 16/32-bit RISC CPU views memory as a linear collection of bytes numbered upwards from zero. The A384 utilizes the big-endian format where the most significant byte of a word is stored at the lowest-numbered byte and the least significant byte at the highest-numbered byte.

High-end embedded control applications demand more performance from their controllers while maintaining low costs. The A384 RISC core architecture offers solutions to these performance and cost demands while maintaining low power consumption.

The A384 devices contain the following:

- ARM7TDMI 16/32-bit RISC CPU
- TMS470R1x system module (SYS) with 470+ enhancements
- 384K-byte flash
- 32K-byte SRAM
- Zero-pin phase-locked loop (ZPLL) clock module
- Analog watchdog (AWD) timer
- Enhanced real-time interrupt (RTI) module
- Interrupt expansion module (IEM)
- Two serial peripheral interface (SPI) modules
- Two serial communications interface (SCI) modules
- Two standard CAN controllers (SCC)
- Three inter-integrated circuit (I2C) modules
- Class II serial interface B (C2SIb) module
- 10-bit multi-buffered analog-to-digital converter (MibADC), with 12 input channels
- High-end timer (HET) controlling 12 I/Os
- External clock prescale (ECP)
- Expansion bus module (EBM)
- Up to 87 I/O pins and 1 input-only pin (PGE suffix only), up to 51 I/O pins and 1 input-only pin (PZ suffix only)

The functions performed by the 470+ system module (SYS) include:

- Address decoding
- Memory protection
- Memory and peripherals bus supervision
- Reset and abort exception management
- Prioritization for all internal interrupt sources
- Device clock control
- Parallel signature analysis (PSA)

The enhanced real-time interrupt (RTI) module on the A384 has the option to be driven by the oscillator clock. This data sheet includes device-specific information such as memory and peripheral select assignment, interrupt priority, and a device memory map. For a more detailed functional description of the SYS module, see the *TMS470R1x System Module Reference Guide* (literature number SPNU189).

The A384 memory includes general-purpose SRAM supporting single-cycle read/write accesses in byte, half-word, and word modes.

The flash memory on this device is a nonvolatile, electrically erasable and programmable memory implemented with a 32-bit-wide data bus interface. The flash operates with a system clock frequency of up to 24 MHz. When in pipeline mode, the flash operates with a system clock frequency of up to 48 MHz. For more detailed information on the flash, see the *Flash* section of this data sheet and the *TMS470R1x F05 Flash Reference Guide* (literature number SPNU213).

(1) Throughout the remainder of this document, the TMS470R1A384 is referred to as either the full device name or as A384.

5



www.ti.com

The A384 device has ten communication interfaces: two SPIs, two SCIs, two SCCs, a C2SI, and three I2Cs. The SPI provides a convenient method of serial interaction for high-speed communications between similar shift-register type devices. The SCI is a full-duplex, serial I/O interface intended for asynchronous communication between the CPU and other peripherals using the standard non-return-to-zero (NRZ) format. The SCC uses a serial, multimaster communication protocol that efficiently supports distributed real-time control with robust communication rates of up to 1 megabit per second (Mbps). The SCC is ideal for applications operating in noisy and harsh environments (e.g., industrial fields) that require reliable serial communication or multiplexed wiring. The C2SIb allows the A384 to transmit and receive messages on a class II network following an SAE J1850<sup>(2)</sup> standard. The I2C module is a multi-master communication module providing an interface between the A384 microcontroller and an I2C-compatible device via the I2C serial bus. The I2C supports both 100 Kbps and 400 Kbps speeds. For more detailed functional information on the SPI, SCI, and CAN peripherals, see the specific reference guides (literature numbers SPNU195, SPNU196, and SPNU197). For more detailed functional information on the I2C, see the *TMS470R1x Inter-Integrated Circuit (I2C) Reference Guide* (literature number SPNU223). For more detailed functional information on the C2SI, see the *TMS470R1x Class II Serial Interface B* (*C2SIb*) *Reference Guide* (literature number SPNU214).

The HET is an advanced intelligent timer that provides sophisticated timing functions for real-time applications. The timer is software-controlled, using a reduced instruction set, with a specialized timer micromachine and an attached I/O port. The HET can be used for compare, capture, or general-purpose I/O. It is especially well suited for applications requiring multiple sensor information and drive actuators with complex and accurate time pulses. The HET used in this device is the high-end timer lite. It has fewer I/Os than the usual 32 in a standard HET. For more detailed functional information on the HET, see the *TMS470R1x High-End Timer (HET) Reference Guide* (literature number SPNU199).

The A384 HET peripheral contains the XOR-share feature. This feature allows two adjacent HET high-resolution channels to be XORed together, making it possible to output smaller pulses than a standard HET. For more detailed information on the HET XOR-share feature, see the *TMS470R1x High-End Timer (HET)* Reference *Guide* (literature number SPNU199).

The A384 device has one 10-bit-resolution sample-and-hold MibADC. Each of the MibADC channels can be converted individually or can be grouped by software for sequential conversion sequences. There are three separate groupings, two of which can be triggered by an external event. Each sequence can be converted once when triggered or configured for continuous conversion mode. For more detailed functional information on the MibADC, see the *TMS470R1x Multi-Buffered Analog-to-Digital Converter (MibADC) Reference Guide* (literature number SPNU206).

The zero-pin phase-locked loop (ZPLL) clock module contains a phase-locked loop, a clock-monitor circuit, a clock-enable circuit, and a prescaler (with prescale values of 1–8). The function of the ZPLL is to multiply the external frequency reference to a higher frequency for internal use. The ZPLL provides ACLK to the system (SYS) module. The SYS module subsequently provides system clock (SYSCLK), real-time interrupt clock (RTICLK), CPU clock (MCLK), and peripheral interface clock (ICLK) to all other A384 device modules. For more detailed functional information on the ZPLL, see the *TMS470R1x Zero-Pin Phase-Locked Loop (ZPLL) Clock Module Reference Guide* (literature number SPNU212).

#### NOTE:

ACLK should not be confused with the MibADC internal clock, ADCLK. ACLK is the continuous system clock from an external resonator/crystal reference.

The expansion bus module (EBM) is a stand-alone module that supports the multiplexing of the GIO functions and the expansion bus interface. For more information on the EBM, see the *TMS470R1x Expansion Bus Module* (*EBM*) *Reference Guide* (literature number SPNU222).

The A384 device also has an external clock prescaler (ECP) module that, when enabled, outputs a continuous external clock (ECLK) on a specified GIO pin. The ECLK frequency is a user-programmable ratio of the peripheral interface clock (ICLK) frequency. For more detailed functional information on the ECP, see the *TMS470R1x External Clock Prescaler (ECP) Reference Guide* (literature number SPNU202).

<sup>(2)</sup> SAE Standard J1850 Class B Data Communication Network Interface.



www.ti.com

### **Device Characteristics**

The A384 device is a derivative of the F05 system emulation device SE470R1VB8AD. Table 1 identifies all the characteristics of the A384 device except the SYSTEM and CPU, which are generic.

| CHARACTERISTICS                                                       | TMS470R1A384<br>DEVICE DESCRIPTION                                           | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                       | М                                                                            | EMORY                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| For the number of memory selec                                        | ts on this device, see Table 3, TM                                           | S470R1A384 Memory Selection Assignment.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                       | Pipeline/non-pipeline                                                        | Flash is pipeline capable.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Internal Memory                                                       | 384K-byte flash<br>32K-byte SRAM                                             | The A384 RAM is implemented in one 16K-byte array selected by two memory-select signals (see Table 3, <i>TMS470R1A384 Memory Selection Assignment</i> ).                                                                                                                                                                                                                                                                                                                      |
|                                                                       | PERI                                                                         | PHERALS                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| For the device-specific interrupt pranges and their peripheral select | priority configurations, see Table 6,<br>ets, see Table 4, A384 Peripherals, | Interrupt Priority (IEM and CIM). For the 1K-byte peripheral address System Module, and Flash Base Addresses.                                                                                                                                                                                                                                                                                                                                                                 |
| CLOCK                                                                 | ZPLL                                                                         | Zero-pin PLL has no external loop filter pins.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Expansion Bus                                                         | EBM                                                                          | Expansion bus module with 40 pins. Supports 8- and 16-bit memories, PGE package only. See Table 7 for details.                                                                                                                                                                                                                                                                                                                                                                |
| General-Purpose I/Os                                                  | 55 I/O (PGE suffix)<br>14 I/O (PZ suffix)                                    | In the PGE package, Port A has 8 external pins; Port B has only 1 external pin; Ports C, D, E, F, and G each have 8 external pins; and Port H has 6 external pins.                                                                                                                                                                                                                                                                                                            |
|                                                                       |                                                                              | In the PZ package, Port A has 8 external pins, Port B has 1 external pin, and Port H has 5 external pins.                                                                                                                                                                                                                                                                                                                                                                     |
| ECP                                                                   | Yes                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SCI                                                                   | 2 (3-pin)                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CAN (HECC and/or SCC)                                                 | 2 SCC                                                                        | Two standard CAN controllers                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SPI (5 pin, 4 pin, or 3 pin)                                          | 2 (5-pin)                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| C2SIb                                                                 | 1                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| I2C                                                                   | 3                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| HET with XOR Share                                                    | 12 I/O                                                                       | The high-resolution (HR) Share feature allows even-numbered HR pins to share the next higher odd-numbered HR pin structures. This HR sharing is independent of whether or not the odd pin is available externally. If an odd pin is available externally and shared, then the odd pin can only be used as a general-purpose I/O. For more information on HR SHARE, see the <i>TMS470R1x High-End Timer</i> ( <i>HET</i> ) <i>Reference Guide</i> (literature number SPNU199). |
| HET RAM                                                               | 64-instruction capacity                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| MibADC                                                                | 10-bit 12-channel<br>64-word FIFO                                            | Both the logic and registers for a full 16-channel MibADC are present.                                                                                                                                                                                                                                                                                                                                                                                                        |
| Core Voltage                                                          | 1.8 V                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| I/O Voltage                                                           | 3.3 V                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Pins                                                                  | 144/100                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Packages                                                              | PGE/PZ                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

### Table 1. Device Characteristics

7

TEXAS INSTRUMENTS

www.ti.com





A. GIOC[4:0], GIOD[5:0], GIOE[5:0], GIOF[7:0], and GIOH[0], which are multiplexed with EBM, are not available on the PZ package. See Table 7 for EBM-to-GIO mapping.

8



## TMS470R1A384

SPNS110E-AUGUST 2005-REVISED MAY 2008

| TEDMINA             |    |     | Table                              | e 2. Terminal                    | 1                               |                                                                                                         |
|---------------------|----|-----|------------------------------------|----------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------|
|                     | PZ | PGE | INPUT<br>VOLTAGE <sup>(1)(2)</sup> | OUTPUT<br>CURRENT <sup>(3)</sup> | INTERNAL<br>PULLUP/<br>PULLDOWN | DESCRIPTION                                                                                             |
|                     |    |     | ŀ                                  | HIGH-END TIME                    | R (HET)                         |                                                                                                         |
| HET[0]              | 51 | 73  |                                    |                                  |                                 |                                                                                                         |
| HET[1]              | 50 | 72  |                                    |                                  |                                 | Timer input capture or output compare. The                                                              |
| HET[2]              | 49 | 71  |                                    |                                  |                                 | HET[8:0,18,20,22] applicable pins can be programmed as general-purpose input/output                     |
| HET[3]              | 46 | 66  |                                    |                                  |                                 | (GIO) pins. All are high-resolution pins.                                                               |
| HET[4]              | 45 | 65  |                                    |                                  |                                 | The high-resolution (HR) SHARE feature allows                                                           |
| HET[5]              | 44 | 63  | 3.3 V                              | 2 mA                             |                                 | even HR pins to share the next higher odd HR<br>pin structures. This HR sharing is independent          |
| HET[6]              | 6  | 9   | 3.3 V                              | 2 111A                           |                                 | of whether or not the odd pin is available                                                              |
| HET[7]              | 7  | 11  |                                    |                                  |                                 | externally. If an odd pin is available externally<br>and shared, then the odd pin can only be used      |
| HET[8]              | 8  | 12  |                                    |                                  |                                 | as a general-purpose I/O. For more information                                                          |
| HET[18]             | 9  | 15  |                                    |                                  |                                 | on HR SHARE, see the <i>TMS470R1x High-End</i><br><i>Timer (HET) Reference Guide</i> (literature number |
| HET[20]             | 12 | 18  |                                    |                                  |                                 | SPNU199).                                                                                               |
| HET[22]             | 13 | 19  |                                    |                                  |                                 |                                                                                                         |
|                     |    |     | STANDA                             | RD CAN CONT                      | ROLLER (SCC                     | )                                                                                                       |
| CAN1SRX             | 58 | 83  | 5-V tolerant                       | 4 mA                             |                                 | SCC1 receive pin or GIO pin                                                                             |
| CAN1STX             | 59 | 84  | 3.3 V                              | 2 mA                             |                                 | SCC1 transmit pin or GIO pin                                                                            |
| CAN2SRX             | 37 | 54  | 5-V tolerant                       | 4 mA                             |                                 | SCC2 receive pin or GIO pin                                                                             |
| CAN2STX             | 38 | 55  | 3.3 V                              | 2 mA                             |                                 | SCC 2 transmit pin or GIO pin                                                                           |
|                     |    |     | CLASS                              | II SERIAL INTER                  | RFACE (C2SIB                    |                                                                                                         |
| C2SILPN             | 14 | 21  | 3.3 V                              | 2 mA                             |                                 | C2SIb module loopback enable pin or GIO pin                                                             |
| C2SIRX              | 15 | 22  | 5-V tolerant                       | 4 mA                             |                                 | C2SIb module receive data input pin or GIO pin                                                          |
| C2SITX              | 16 | 24  | 3.3 V                              | 2 mA                             |                                 | C2SIb module transmit data output pin or GIO pin                                                        |
|                     |    |     | GEN                                | IERAL-PURPOS                     | E I/O (GIO)                     |                                                                                                         |
| GIOA[0]/INT[0]      | 99 | 141 |                                    |                                  |                                 |                                                                                                         |
| GIOA[1]/INT[1]/ECLK | 96 | 136 |                                    |                                  |                                 |                                                                                                         |
| GIOA[2]/INT[2]      | 95 | 134 |                                    |                                  |                                 | General-purpose input/output pins.                                                                      |
| GIOA[3]/INT[3]      | 94 | 133 | 5-V tolerant                       | 4 mA                             |                                 | GIOA[7:0]/INT[7:0] are interrupt-capable pins.                                                          |
| GIOA[4]/INT[4]      | 89 | 127 |                                    | 4 1117                           |                                 | GIOA[1]/INT[1]/ECLK pin is multiplexed with the external clock-out function of the external clock       |
| GIOA[5]/INT[5]      | 67 | 98  |                                    |                                  |                                 | prescale (ECP) module.                                                                                  |
| GIOA[6]/INT[6]      | 55 | 78  |                                    |                                  |                                 |                                                                                                         |
| GIOA[7]/INT[7]      | 56 | 79  |                                    |                                  |                                 |                                                                                                         |
| GIOB[0]/DMAREQ[0]   | 30 | 43  |                                    |                                  |                                 |                                                                                                         |
| GIOC[0]/EBOE        | -  | 135 |                                    |                                  |                                 | GIOB[0], GIOC[4:0], GIOD[5:0], GIOE[7:0:],                                                              |
| GIOC[1]/EBWR[0]     | -  | 128 | 221/                               | 2 m 1                            | IPD (20 µA)                     | GIOF[7:0], GIOG[7:0], and GIOH[5:0] are                                                                 |
| GIOC[2]/EBWR[1]     | -  | 126 | 3.3 V                              | 2 mA                             | ιερ (20 μA)                     | multiplexed with the expansion bus module.                                                              |
| GIOC[3]/EBCS[5]     | -  | 120 |                                    |                                  |                                 | See Table 7.                                                                                            |
| GIOC[4]/EBCS[6]     | -  | 119 |                                    |                                  |                                 |                                                                                                         |

Table 2. Terminal Functions

 PWR = power, GND = ground, REF = reference voltage, NC = no connect
 All I/O pins, except RST, are configured as inputs while PORRST is low and immediately after PORRST goes high.
 IPD = internal pulldown, IPU = internal pullup (all internal pullups and pulldowns are active on input pins, independent of the PORRST state.)

# TMS470R1A384

SPNS110E-AUGUST 2005-REVISED MAY 2008

| TERMINAL                          |    |     |                                    |                                  | INTERNAL            |                                                                                                                                     |
|-----------------------------------|----|-----|------------------------------------|----------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| NAME                              | PZ | PGE | INPUT<br>VOLTAGE <sup>(1)(2)</sup> | OUTPUT<br>CURRENT <sup>(3)</sup> | PULLUP/<br>PULLDOWN | DESCRIPTION                                                                                                                         |
|                                   | 1  | 1   | GENERAL-                           | PURPOSE I/O (0                   | SIO) (CONTINU       | ED)                                                                                                                                 |
| GIOD[0]/EBADDR[0]                 | -  | 42  |                                    |                                  |                     |                                                                                                                                     |
| GIOD[1]/EBADDR[1]                 | -  | 39  |                                    |                                  |                     |                                                                                                                                     |
| GIOD[2]/EBADDR[2]                 | -  | 35  |                                    |                                  |                     |                                                                                                                                     |
| GIOD[3]/EBADDR[3]                 | -  | 30  |                                    |                                  |                     |                                                                                                                                     |
| GIOD[4]/EBADDR[4]                 | -  | 27  |                                    |                                  |                     |                                                                                                                                     |
| GIOD[5]/EBADDR[5]                 | -  | 23  |                                    |                                  |                     |                                                                                                                                     |
| GIOE[0]/EBDATA[0]                 | -  | 44  |                                    |                                  |                     |                                                                                                                                     |
| GIOE[1]/EBDATA[1]                 | -  | 47  |                                    |                                  |                     |                                                                                                                                     |
| GIOE[2]/EBDATA[2]                 | -  | 58  |                                    |                                  |                     |                                                                                                                                     |
| GIOE[3]/EBDATA[3]                 | -  | 61  |                                    |                                  |                     |                                                                                                                                     |
| GIOE[4]/EBDATA[4]                 | -  | 64  |                                    |                                  |                     |                                                                                                                                     |
| GIOE[5]/EBDATA[5]                 | -  | 67  |                                    |                                  |                     |                                                                                                                                     |
| GIOE[6]/EBDATA[6]                 | -  | 70  |                                    |                                  |                     |                                                                                                                                     |
| GIOE[7]/EBDATA[7]                 | -  | 77  |                                    |                                  |                     |                                                                                                                                     |
| GIOF[0]/EBADDR[6]/<br>EBDATA[8]   | -  | 80  |                                    |                                  |                     |                                                                                                                                     |
| GIOF[1]/EBADDR[7]/<br>EBDATA[9]   | -  | 82  | 3.3 V                              | 2 mA                             | IPD (20 µA)         | GIOB[0], GIOC[4:0], GIOD[5:0], GIOE[7:0:],<br>GIOF[7:0], GIOG[7:0], AND GIOH[5:0] are<br>multiplexed with the expansion bus module. |
| GIOF[2]/EBADDR[8]/<br>EBDATA[10]  | -  | 89  |                                    |                                  |                     | See Table 7.                                                                                                                        |
| GIOF[3]/EBADDR[9]/<br>EBDATA[11]  | -  | 90  |                                    |                                  |                     |                                                                                                                                     |
| GIOF[4]/EBADDR[10]/<br>EBDATA[12] | -  | 93  |                                    |                                  |                     |                                                                                                                                     |
| GIOF[5]/EBADDR[11]/<br>EBDATA[13] | -  | 96  |                                    |                                  |                     |                                                                                                                                     |
| GIOF[6]/EBADDR[12]/<br>EBDATA[14] | -  | 99  |                                    |                                  |                     |                                                                                                                                     |
| GIOF[7]/EBADDR[13]/<br>EBDATA[15] | -  | 100 |                                    |                                  |                     |                                                                                                                                     |
| GIOG[0]/EBADDR[14]/<br>EBADDR[6]  | -  | 20  |                                    |                                  |                     |                                                                                                                                     |
| GIOG[1]/EBADDR[15]/<br>EBADDR[7]  | -  | 10  |                                    |                                  |                     |                                                                                                                                     |
| GIOG[2]/EBADDR[16]/<br>EBADDR[8]  | -  | 8   |                                    |                                  |                     |                                                                                                                                     |
| GIOG[3]/EBADDR[17]/<br>EBADDR[9]  | -  | 6   |                                    |                                  |                     |                                                                                                                                     |

### Table 2. Terminal Functions (continued)



www.ti.com



www.ti.com

### Table 2. Terminal Functions (continued)

| TERMINAL                          |    |     | INPUT                     | OUTPUT                 | INTERNAL            |                                                                                                                                     |
|-----------------------------------|----|-----|---------------------------|------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| NAME                              | ΡZ | PGE | VOLTAGE <sup>(1)(2)</sup> | CURRENT <sup>(3)</sup> | PULLUP/<br>PULLDOWN | DESCRIPTION                                                                                                                         |
|                                   | 1  |     | GENERAL-                  | PURPOSE I/O (0         | GIO) (CONTINU       | IED)                                                                                                                                |
| GIOG[4]/EBADDR[18]/<br>EBADDR[10] | -  | 3   |                           |                        |                     |                                                                                                                                     |
| GIOG[5]/EBADDR[19]/<br>EBADDR[11] | -  | 143 |                           |                        |                     |                                                                                                                                     |
| GIOG[6]/EBADDR[20]/<br>EBADDR[12] | -  | 142 |                           |                        |                     |                                                                                                                                     |
| GIOG[7]/EBADDR[21]/<br>EBADDR[13] | -  | 140 |                           |                        |                     |                                                                                                                                     |
| GIOH[0]/EBADDR[22]/<br>EBADDR[14] | -  | 139 | 3.3 V                     | 2 mA                   | IPD (20 µA)         | GIOB[0], GIOC[4:0], GIOD[5:0], GIOE[7:0:],<br>GIOF[7:0], GIOG[7:0], AND GIOH[5:0] are<br>multiplexed with the expansion bus module. |
| GIOH[1]/EBADDR[23]/<br>EBADDR[15] | 29 | 41  |                           |                        |                     | See Table 7.                                                                                                                        |
| GIOH[2]/EBADDR[24]/<br>EBADDR[16] | 28 | 40  |                           |                        |                     |                                                                                                                                     |
| GIOH[3]/EBADDR[25]/<br>EBADDR[17] | 27 | 38  |                           |                        |                     |                                                                                                                                     |
| GIOH[4]/EBADDR[26]/<br>EBADDR[18] | 26 | 37  |                           |                        |                     |                                                                                                                                     |
| GIOH[5]/EBHOLD                    | 88 | 125 |                           |                        |                     |                                                                                                                                     |
|                                   | 1  | MU  | LTI-BUFFERED AN           | NALOG-TO-DIGI          | TAL CONVER          | TER (MibADC)                                                                                                                        |
| ADEVT                             | 68 | 101 | 3.3 V                     | 2 mA                   |                     | MibADC event input. Can be programmed as a GIO pin.                                                                                 |
| ADIN[0]                           | 84 | 117 |                           |                        |                     |                                                                                                                                     |
| ADIN[1]                           | 83 | 116 |                           |                        |                     |                                                                                                                                     |
| ADIN[2]                           | 82 | 115 |                           |                        |                     |                                                                                                                                     |
| ADIN[3]                           | 81 | 114 |                           |                        |                     |                                                                                                                                     |
| ADIN[4]                           | 80 | 113 |                           |                        |                     |                                                                                                                                     |
| ADIN[5]                           | 75 | 108 | 2.2.1/                    |                        |                     |                                                                                                                                     |
| ADIN[6]                           | 74 | 107 | 3.3 V                     |                        |                     | MibADC analog input pins                                                                                                            |
| ADIN[7]                           | 73 | 106 |                           |                        |                     |                                                                                                                                     |
| ADIN[8]                           | 72 | 105 |                           |                        |                     |                                                                                                                                     |
| ADIN[9]                           | 71 | 104 |                           |                        |                     |                                                                                                                                     |
| ADIN[10]                          | 70 | 103 |                           |                        |                     |                                                                                                                                     |
| ADIN[11]                          | 69 | 102 |                           |                        |                     |                                                                                                                                     |
| AD <sub>REFHI</sub>               | 76 | 109 | 3.3-V REF                 |                        |                     | MibADC module high-voltage reference input                                                                                          |
| AD <sub>REFLO</sub>               | 77 | 110 | GND REF                   |                        |                     | MibADC module low-voltage reference input                                                                                           |
| V <sub>CCAD</sub>                 | 78 | 111 | 3.3-V PWR                 |                        |                     | MibADC analog supply voltage                                                                                                        |
| V <sub>SSAD</sub>                 | 79 | 112 | GND                       |                        |                     | MibADC analog ground reference                                                                                                      |

| TERMIN   | AL |     |                                    |                                  | INTERNAL            | ,                                                                                              |
|----------|----|-----|------------------------------------|----------------------------------|---------------------|------------------------------------------------------------------------------------------------|
| NAME     | PZ | PGE | INPUT<br>VOLTAGE <sup>(1)(2)</sup> | OUTPUT<br>CURRENT <sup>(3)</sup> | PULLUP/<br>PULLDOWN | DESCRIPTION                                                                                    |
|          |    |     | SERIAL PI                          | ERIPHERAL INT                    | ERFACE 1 (SP        | 11)                                                                                            |
| SPI1CLK  | 3  | 4   |                                    |                                  |                     | SPI1 clock. SPI1CLK can be programmed as a GIO pin.                                            |
| SPI1ENA  | 2  | 2   |                                    |                                  |                     | SPI1 chip enable. Can be programmed as a GIO pin.                                              |
| SPI1SCS  | 1  | 1   | 5-V tolerant                       | 4 mA                             |                     | SPI1 slave chip select. Can be programmed as a GIO pin.                                        |
| SPI1SIMO | 4  | 5   |                                    |                                  |                     | SPI1 data stream. Slave in/master out. Can be programmed as a GIO pin.                         |
| SPI1SOMI | 5  | 7   |                                    |                                  |                     | SPI1 data stream. Slave out/master in. Can be programmed as a GIO pin.                         |
|          |    |     | SERIAL PI                          | ERIPHERAL INT                    | ERFACE 2 (SP        | 12)                                                                                            |
| SPI2CLK  | 39 | 56  |                                    |                                  |                     | SPI2 clock. Can be programmed as a GIO pin.                                                    |
| SPI2ENA  | 42 | 60  |                                    |                                  |                     | SPI2 chip enable. Can be programmed as a GIO pin.                                              |
| SPI2SCS  | 43 | 62  | 5-V tolerant                       | 4 mA                             |                     | SPI2 slave chip select. Can be programmed as a GIO pin.                                        |
| SPI2SIMO | 41 | 59  |                                    |                                  |                     | SPI2 data stream. Slave in/master out. Can be programmed as a GIO pin.                         |
| SPI2SOMI | 40 | 57  |                                    |                                  |                     | SPI2 data stream. Slave out/master in. Can be programmed as a GIO pin.                         |
|          |    |     | INTER                              | -INTEGRATED                      | CIRCUIT (I2C)       |                                                                                                |
| I2C1SDA  | 60 | 87  |                                    |                                  |                     | I2C1 serial data pin or GIO pin                                                                |
| I2C1SCL  | 61 | 88  |                                    | 4 mA                             |                     | I2C1 serial clock pin or GIO pin                                                               |
| I2C2SDA  | 64 | 94  | E \/ toloront                      |                                  |                     | I2C2 serial data pin or GIO pin                                                                |
| I2C2SCL  | 65 | 95  | 5-V tolerant                       |                                  |                     | I2C2 serial clock pin or GIO pin                                                               |
| I2C3SDA  | 20 | 29  |                                    |                                  |                     | I2C3 serial data pin or GIO pin                                                                |
| I2C3SCL  | 19 | 28  |                                    |                                  |                     | I2C3 serial clock pin or GIO pin                                                               |
|          |    |     | ZERO-PIN                           | N PHASE-LOCK                     | ED LOOP (ZPL        | L)                                                                                             |
| OSCIN    | 23 | 33  | 1.8 V                              |                                  |                     | Crystal connection pin or external clock input                                                 |
| OSCOUT   | 22 | 32  |                                    | 2 mA                             |                     | External crystal connection pin                                                                |
| PLLDIS   | 66 | 97  | 3.3 V                              |                                  | IPD (20 µA)         | Enable/disable the ZPLL. The ZPLL can be bypassed and the oscillator becomes the system clock. |
|          |    |     | SERIAL COM                         | MUNICATIONS                      | INTERFACE 1         | (SCI1)                                                                                         |
| SCI1CLK  | 33 | 48  | 3.3 V                              | 2 mA                             |                     | SCI1 clock. SCI1CLK can be programmed as a GIO pin.                                            |
| SCI1RX   | 32 | 46  | 5-V tolerant                       | 4 mA                             |                     | SCI1 data receive. SCI1RX can be programmed as a GIO pin.                                      |
| SCI1TX   | 31 | 45  | 3.3 V                              | 2 mA                             |                     | SCI1 data transmit. SCI1TX can be programmed as a GIO pin.                                     |
|          |    |     | SERIAL COM                         | MUNICATIONS                      | INTERFACE 2         | (SCI2)                                                                                         |
| SCI2CLK  | 36 | 51  | 3.3 V                              | 2 mA                             |                     | SCI2 clock. SCI2CLK can be programmed as a GIO pin.                                            |
| SCI2RX   | 35 | 50  | 5-V tolerant                       | 4 mA                             |                     | SCI2 data receive. SCI2RX can be programmed as a GIO pin.                                      |
| SCI2TX   | 34 | 49  | 3.3 V                              | 2 mA                             |                     | SCI2 data transmit. SCI2TX can be programmed as a GIO pin.                                     |

### Table 2. Terminal Functions (continued)

Copyright © 2005–2008, Texas Instruments Incorporated



www.ti.com



#### SPNS110E-AUGUST 2005-REVISED MAY 2008

| TERMIN              | AL  |     | NIDUT                              |                                  | INTERNAL            |                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|---------------------|-----|-----|------------------------------------|----------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                | PZ  | PGE | INPUT<br>VOLTAGE <sup>(1)(2)</sup> | OUTPUT<br>CURRENT <sup>(3)</sup> | PULLUP/<br>PULLDOWN | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| SYSTEM MODULE (SYS) |     |     |                                    |                                  |                     |                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| CLKOUT              | 57  | 81  | 3.3 V                              | 4 mA                             |                     | Bidirectional clock out. CLKOUT can be<br>programmed as a GIO pin or the output of<br>SYSCLK, ICLK, or MCLK.                                                                                                                                                                                                                                                      |  |  |  |
| PORRST              | 85  | 118 | 3.3 V                              |                                  | IPD (20 µA)         | Input master chip power-up reset. External $V_{CC}$ monitor circuitry must assert a power-on reset.                                                                                                                                                                                                                                                               |  |  |  |
| RST                 | 86  | 121 | 3.3 V                              | 4 mA                             | IPU (20 µA)         | Bidirectional reset. The internal circuitry can<br>assert a reset, and an external system reset can<br>assert a device reset.<br>On this pin, the output buffer is implemented as<br>an open drain (drives low only).<br>To ensure an external reset is not arbitrarily<br>generated, TI recommends that an external<br>pullup resistor be connected to this pin. |  |  |  |
|                     |     |     | WATCHDOG                           | REAL-TIME IN                     | TERRUPT (WD         | /RTI)                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| AWD                 | 25  | 36  | 3.3 V                              | 4 mA                             |                     | Analog watchdog reset. The AWD pin provides<br>a system reset if the WD KEY is not written in<br>time by the system, providing an external RC<br>network circuit is connected. If the user is not<br>using AWD, TI recommends that this pin be<br>connected to ground or pulled down to ground<br>by an external resistor.                                        |  |  |  |
|                     |     |     |                                    |                                  |                     | For more details on the external RC network circuit, see the <i>TMS470R1x System Module Reference Guide</i> (literature number SPNU189).                                                                                                                                                                                                                          |  |  |  |
|                     |     |     |                                    | TEST/DEBUG                       | (T/D)               |                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| тск                 | 54  | 76  |                                    | 2 mA                             | IPD (20 µA)         | Test clock. TCK controls the test hardware (JTAG).                                                                                                                                                                                                                                                                                                                |  |  |  |
| TDI                 | 52  | 74  |                                    | 2 mA                             | IPU (20 µA)         | Test data in. TDI inputs serial data to the test<br>instruction register, test data register, and<br>programmable test address (JTAG).                                                                                                                                                                                                                            |  |  |  |
| TDO                 | 53  | 75  |                                    | 4 mA                             | IPD (20 µA)         | Test data out. TDO outputs serial data from the test instruction register, test data register, identification register, and programmable test address (JTAG).                                                                                                                                                                                                     |  |  |  |
| TEST                | 87  | 124 | 3.3 V                              |                                  | IPD (20 µA)         | Test enable. Reserved for internal use only. TI recommends that this pin be connected to ground or pulled down to ground by an external resistor.                                                                                                                                                                                                                 |  |  |  |
| TMS                 | 11  | 17  |                                    | 2 mA                             | IPU (20 µA)         | Serial input for controlling the state of the CPU test access port (TAP) controller (JTAG).                                                                                                                                                                                                                                                                       |  |  |  |
| TMS2                | 10  | 16  |                                    | 2 mA                             | IPU (20 µA)         | Serial input for controlling the second TAP. TI recommends that this pin be connected to $V_{\text{CCIO}}$ or pulled up to $V_{\text{CCIO}}$ by an external resistor.                                                                                                                                                                                             |  |  |  |
| TRST                | 100 | 144 |                                    |                                  | IPD (20 µA)         | Test hardware reset to TAP1 and TAP2.<br>IEEE Std 1149.1 (JTAG) Boundary-Scan Logic.<br>TI recommends that this pin be pulled down to<br>ground by an external resistor.                                                                                                                                                                                          |  |  |  |

### Table 2. Terminal Functions (continued)

# TMS470R1A384



www.ti.com

SPNS110E-AUGUST 2005-REVISED MAY 2008

| Table 2. Terminal Functions (continued) |          |     |                           |                        |                     |                                                                                           |  |
|-----------------------------------------|----------|-----|---------------------------|------------------------|---------------------|-------------------------------------------------------------------------------------------|--|
| TERMI                                   | NAL      |     | INPUT                     | OUTPUT                 | INTERNAL            |                                                                                           |  |
| NAME                                    | PZ       | PGE | VOLTAGE <sup>(1)(2)</sup> | CURRENT <sup>(3)</sup> | PULLUP/<br>PULLDOWN | DESCRIPTION                                                                               |  |
|                                         | <b>I</b> |     |                           | FLASH                  |                     | L                                                                                         |  |
| FLTP2                                   | 93       | 132 | NC                        | NC                     |                     | Flash test pad 2. For proper operation, this pin must not be connected [no connect (NC)]. |  |
| V <sub>CCP</sub>                        | 92       | 131 | 3.3-V PWR                 |                        |                     | Flash external pump voltage (3.3 V)                                                       |  |
|                                         |          |     | SUPF                      | PLY VOLTAGE            | CORE (1.8 V)        |                                                                                           |  |
|                                         | 21       | 13  |                           |                        |                     |                                                                                           |  |
|                                         | 63       | 31  |                           |                        |                     |                                                                                           |  |
| V <sub>CC</sub>                         | 91       | 53  | 1.8-V PWR                 |                        |                     | Core logic supply voltage                                                                 |  |
| VCC                                     | -        | 92  | 1.0-V F WK                |                        |                     | Core logic supply voltage                                                                 |  |
|                                         | -        | 123 |                           |                        |                     |                                                                                           |  |
|                                         | -        | 130 |                           |                        |                     |                                                                                           |  |
|                                         |          |     | SUPPLY                    | VOLTAGE DIG            | ITAL I/O (3.3 V     | )                                                                                         |  |
|                                         | 17       | 25  | 3.3-V PWR                 |                        |                     |                                                                                           |  |
| V <sub>CCIO</sub>                       | 48       | 69  |                           |                        |                     | Digital I/O supply voltage                                                                |  |
| V CCIO                                  | -        | 86  |                           |                        |                     |                                                                                           |  |
|                                         | 97       | 137 |                           |                        |                     |                                                                                           |  |
|                                         |          |     | S                         | UPPLY GROUN            |                     |                                                                                           |  |
|                                         | 90       | 14  |                           |                        |                     |                                                                                           |  |
|                                         | 98       | 26  |                           |                        |                     |                                                                                           |  |
|                                         | -        | 34  |                           |                        |                     |                                                                                           |  |
|                                         | -        | 52  |                           |                        |                     |                                                                                           |  |
| V <sub>SS</sub>                         | -        | 68  | GND                       |                        |                     | Core supply ground reference                                                              |  |
| VSS                                     | 47       | 85  | GILD                      |                        |                     |                                                                                           |  |
|                                         | -        | 91  |                           |                        |                     |                                                                                           |  |
|                                         | 62       | 122 |                           |                        |                     |                                                                                           |  |
|                                         | 24       | 129 |                           |                        |                     |                                                                                           |  |
|                                         | 18       | 138 |                           |                        |                     |                                                                                           |  |

### Table 2. Terminal Functions (continued)

**EXAS NSTRUMENTS** 

SPNS110E-AUGUST 2005-REVISED MAY 2008

### TMS470R1A384 DEVICE-SPECIFIC INFORMATION

### Memory

www.ti.com



Memory addresses are configurable by the system (SYS) module within the range of 0x0000\_0000 to 0xFFE0\_0000. Α.

The CPU registers are not a part of the memory map. Β.

### Figure 1. TMS470R1A384 Memory Map



### **Memory Selects**

Memory selects allow the user to address memory arrays (i.e., flash, RAM, and HET RAM) at user-defined addresses. Each memory select has its own set (low and high) of memory base address registers (MFBAHRx and MFBALRx) that, together, define the array's starting (base) address, block size, and protection.

The base address of each memory select is configurable to any memory address boundary that is a multiple of the decoded block size. For more information on how to control and configure these memory select registers, see the bus structure and memory sections of the *TMS470R1x System Module Reference Guide* (literature number SPNU189).

For the memory selection assignments and the memory selected, see Table 3.

| MEMORY<br>SELECT       | MEMORY SELECTED<br>(ALL INTERNAL) | MEMORY<br>SIZE <sup>(1)</sup> | MPU | MEMORY BASE ADDRESS REGISTER | STATIC MEM<br>CTL REGISTER |
|------------------------|-----------------------------------|-------------------------------|-----|------------------------------|----------------------------|
| 0 (fine)               | FLASH                             | 20.414                        | NO  | MFBAHR0 and MFBALR0          |                            |
| 1 (fine)               | FLASH                             | - 384K                        | NO  | MFBAHR1 and MFBALR1          |                            |
| 2 (fine)               | RAM                               | - 32K <sup>(2)</sup>          | YES | MFBAHR2 and MFBALR2          |                            |
| 3 (fine)               | RAM                               | - 32NV                        | YES | MFBAHR3 and MFBALR3          |                            |
| 4 (fine)               | HET RAM                           | 1K                            | NO  | MFBAHR4 and MFBALR4          | SMCR1                      |
| 5 (fine)               | CS[5]/GIOC[3]                     | 4MB (x8)<br>1MB (x16)         | NO  | MCBAHR2 and MCBALR2          | SMCR5                      |
| 6 (fine) CS[6]/GIOC[4] |                                   | 4MB (x8)<br>1MB (x16)         | NO  | MCBAHR3 and MCBALR3          | SMCR6                      |

| Table 3. | TMS470R1A384 | Memory | Selection | Assignment |
|----------|--------------|--------|-----------|------------|
|----------|--------------|--------|-----------|------------|

(1) x8 refers to size of memory in 8-bits; x16 refers to size of memory in 16-bits.

(2) The starting addresses for both RAM memory-select signals cannot be offset from each other by a multiple of the user-defined block size in the memory-base address register.

#### RAM

The A384 device contains 32K-bytes of internal static RAM configurable by the SYS module to be addressed within the range of 0x0000\_0000 to 0xFFE0\_0000. This A384 RAM is implemented in one 32K-byte array selected by two memory-select signals.

#### NOTE:

This A384 configuration imposes an additional constraint on the memory map for RAM; the starting addresses for both RAM memory selects cannot be offset from each other by the multiples of the size of the physical RAM (i.e., 32K bytes for the A384 device). The A384 RAM is addressed through memory selects 2 and 3.

The RAM can be protected by the memory protection unit (MPU) portion of the SYS module, allowing the user finer blocks of memory protection than is allowed by the memory selects. The MPU is ideal for protecting an operating system while allowing access to the current task. For more detailed information on the MPU portion of the SYS module and memory protection, see the memory section of the *TMS470R1x System Module Reference Guide* (literature number SPNU189).



#### F05 Flash

The F05 flash memory is a nonvolatile electrically erasable and programmable memory implemented with a 32-bit-wide data bus interface. The F05 flash has an external state machine for programming and erase functions. See the *Flash Read* and *Flash Program and Erase* sections.

#### Flash Protection Keys

The A384 device provides flash protection keys. These four 32-bit protection keys prevent program/erase/compaction operations from occurring until after the four protection keys have been matched by the CPU loading the correct user keys into the FMPKEY control register. The protection keys on the A384 are located in the last 4 words of the first 8K sector. For more detailed information on the flash protection keys and the FMPKEY control register, see the "Optional Quadruple Protection Keys" and "Programming the Protection Keys" portions of the *TMS470R1x F05 Flash Reference Guide* (literature number SPNU213).

#### Flash Read

The A384 flash memory is configurable by the SYS module to be addressed within the range of 0x0000\_0000 to 0xFFE0\_0000. The flash is addressed through memory selects 0 and 1.

#### NOTE:

The flash external pump voltage ( $V_{CCP}$ ) is required for all operations (program, erase, and read).

#### **Flash Pipeline Mode**

When in pipeline mode, the flash operates with a system clock frequency of up to 48 MHz (versus a system clock frequency of 24 MHz in normal mode). Flash in pipeline mode is capable of accessing 64-bit words and provides two 32-bit pipelined words to the CPU. Also, in pipeline mode the flash can be read with no wait states when memory addresses are contiguous (after the initial 1- or 2-wait-state reads).

#### NOTE:

After a system reset, pipeline mode is disabled (FMREGOPT[0] = 0). In other words, the A384 device powers up and comes out of reset in non-pipeline mode. Furthermore, setting the flash configuration mode bit (GBLCTRL[4]) overrides pipeline mode.

# SPNS110E-AUGUST 2005-REVISED MAY 2008

The A384 device flash contains three 128K-byte memory arrays (or banks), for a total of 384K-bytes of flash, and consists of 18 sectors. These 18 sectors are sized as follows:

| SECTOR<br>NO. | SEGMENT   | LOW ADDRESS | HIGH ADDRESS | MEMORY ARRAYS<br>(OR BANKS) |
|---------------|-----------|-------------|--------------|-----------------------------|
| 0             | 8K Bytes  | 0x0000_0000 | 0x0000_1FFF  |                             |
| 1             | 8K Bytes  | 0x0000_2000 | 0x0000_3FFF  |                             |
| 2             | 16K Bytes | 0x0000_4000 | 0x0000_7FFF  |                             |
| 3             | 16K Bytes | 0x0000_8000 | 0x0000_BFFF  |                             |
| 4             | 16K Bytes | 0x0000_C000 | 0x0000_FFFF  | BANK0                       |
| 5             | 16K Bytes | 0x0001_0000 | 0x0001_3FFF  | (128K Bytes)                |
| 6             | 16K Bytes | 0x0001_4000 | 0x0001_7FFF  |                             |
| 7             | 16K Bytes | 0x0001_8000 | 0x0001_BFFF  |                             |
| 8             | 8K Bytes  | 0x0001_C000 | 0x0001_DFFF  |                             |
| 9             | 8K bytes  | 0x0001_E000 | 0x0001_FFFF  |                             |
| 0             | 32K Bytes | 0x0002_0000 | 0x0002_7FFF  |                             |
| 1             | 32K Bytes | 0x0002_8000 | 0x0002_FFFF  | BANK1                       |
| 2             | 32K Bytes | 0x0003_0000 | 0x0003_7FFF  | (128K Bytes)                |
| 3             | 32K Bytes | 0x0003_8000 | 0x0003_FFFF  | -                           |
| 0             | 32K Bytes | 0x0004_0000 | 0x0004_7FFF  |                             |
| 1             | 32K Bytes | 0x0004_8000 | 0x0004_FFFF  | BANK2                       |
| 2             | 32K Bytes | 0x0005_0000 | 0x0005_7FFF  | (128K Bytes)                |
| 3             | 32K Bytes | 0x0005_8000 | 0x0005_FFFF  |                             |

The minimum size for an erase operation is one sector. The maximum size for a program operation is one 16-bit word.

#### NOTE:

The flash external pump voltage ( $V_{CCP}$ ) is required for all operations (program, erase, and read).

Execution can occur from one bank while programming/erasing any or all sectors of another bank. However, execution cannot occur from any sector within a bank that is being programmed or erased.

#### NOTE:

When the OTP sector is enabled, the rest of the flash memory is disabled. The OTP memory can only be read or programmed from code executed out of RAM.

For more detailed information on flash program and erase operations, see the TMS470R1x F05 Flash Reference Guide (literature number SPNU213).

### HET RAM

The A384 device contains HET RAM. The HET RAM has a 64-instruction capability. The HET RAM is configurable by the SYS module to be addressed within the range of 0x0000\_0000 to 0xFFE0\_0000. The HET RAM is addressed through memory select 4.

### Peripheral Selects and Base Addresses

The A384 device uses 10 of the 16 peripheral selects to decode the base addresses of the peripherals. These peripheral selects are fixed and transparent to the user because they are part of the decoding scheme used by the SYS module.

Control registers for the peripherals, SYS module, and flash begin at the base addresses shown in Table 4.



TEXAS INSTRUMENTS

SPNS110E-AUGUST 2005-REVISED MAY 2008

#### www.ti.com

| CONNECTING MODULE       | ADDRES       | S RANGE        | PERIPHERAL SELECTS |  |
|-------------------------|--------------|----------------|--------------------|--|
|                         | BASE ADDRESS | ENDING ADDRESS | FERIFIERAL SELECTS |  |
| SYSTEM                  | 0xFFFF_FFCC  | 0x FFFF_FFF    | N/A                |  |
| Reserved                | 0xFFFF_FF60  | 0xFFFF_FFCB    | N/A                |  |
| PSA                     | 0xFFFF_FF40  | 0xFFFF_FF5F    | N/A                |  |
| CIM                     | 0xFFFF_FF20  | 0xFFFF_FF3F    | N/A                |  |
| RTI                     | 0xFFFF_FF00  | 0xFFFF_FF1F    | N/A                |  |
| DMA                     | 0xFFFF_FE80  | 0xFFFF_FEFF    | N/A                |  |
| DEC                     | 0xFFFF_FE00  | 0xFFFF_FE7F    | N/A                |  |
| MMC                     | 0xFFFF_FD00  | 0xFFFF_FD7F    | N/A                |  |
| IEM                     | 0xFFFF_FC00  | 0xFFFF_FCFF    | N/A                |  |
| Reserved                | 0xFFFF_FB00  | 0xFFFF_FBFF    | N/A                |  |
| Reserved                | 0xFFFF_FA00  | 0xFFFF_FAFF    | N/A                |  |
| DMA CMD BUFFER          | 0xFFFF_F800  | 0xFFFF_F9FF    | N/A                |  |
| Reserved                | 0xFFF8_0000  | 0xFFFF_F7FF    | N/A                |  |
| HET                     | 0xFFF7_FC00  | 0xFFF7_FFFF    | PS[0]              |  |
| SPI1                    | 0xFFF7_F800  | 0xFFF7_FBFF    | PS[1]              |  |
| SCI2                    | 0XFFF7_F500  | 0XFFF7_F7FF    | DO(a)              |  |
| SCI1                    | 0xFFF7_F400  | 0xFFF7_F4FF    | PS[2]              |  |
| MibADC                  | 0xFFF7_F000  | 0xFFF7_F3FF    | PS[3]              |  |
| ECP                     | 0xFFF7_EF00  | 0xFFF7_EFFF    | PS[4]              |  |
| Reserved                | 0xFFF7_EE00  | 0xFFF7_EEFF    |                    |  |
| EBM                     | 0xFFF7_ED00  | 0xFFF7_EDFF    | PS[4]              |  |
| GIO                     | 0xFFF7_EC00  | 0xFFF7_ECFF    |                    |  |
| Reserved                | 0xFFF7_E400  | 0xFFF7_EBFF    | PS[5]–PS[6]        |  |
| Reserved                | 0xFFF7_E300  | 0xFFF7_E3FF    |                    |  |
| SCC2                    | 0xFFF7_E200  | 0xFFF7_E2FF    | 20/21              |  |
| Reserved                | 0xFFF7_E100  | 0xFFF7_E1FF    | PS[7]              |  |
| SCC1                    | 0xFFF7_E000  | 0xFFF7_E0FF    |                    |  |
| Reserved                | 0xFFF7_DF00  | 0xFFF7_DFFF    |                    |  |
| SCC2 RAM                | 0xFFF7_DE00  | 0xFFF7_DEFF    | Doval              |  |
| Reserved                | 0xFFF7_DD00  | 0xFFF7_DDFF    | PS[8]              |  |
| SCC1 RAM                | 0xFFF7_DC00  | 0xFFF7_DCFF    |                    |  |
| Reserved                | 0xFFF7_DB00  | 0xFFF7_DBFF    |                    |  |
| I2C3                    | 0xFFF7_DA00  | 0xFFF7_DAFF    | Doral              |  |
| 12C2                    | 0xFFF7_D900  | 0xFFF7_D9FF    | PS[9]              |  |
| I2C1                    | 0xFFF7_D800  | 0xFFF7_D8FF    |                    |  |
| SPI2                    | 0xFFF7_D400  | 0xFFF7_D7FF    | PS[10]             |  |
| Reserved                | 0xFFF7_CC00  | 0xFFF7_D3FF    | PS[11]-PS[12]      |  |
| C2SIb                   | 0xFFF7_C800  | 0xFFF7_CBFF    | PS[13]             |  |
| Reserved                | 0xFFF7_C000  | 0xFFF7_C7FF    | PS[14]–PS[15]      |  |
| Reserved                | 0xFFF0_0000  | 0xFFF7_BFFF    | N/A                |  |
| Flash Control Registers | 0xFFE8_8000  | 0xFFE8_BFFF    | N/A                |  |
| MPU Control Registers   | 0xFFE8_4000  | 0xFFE8_4023    | N/A                |  |



### Direct Memory Access (DMA)

The DMA controller transfers data to and from any specified location in the A384 memory map (except for restricted memory locations like the system control registers area). The DMA manages up to 16 channels, and supports data transfer for both on-chip and off-chip memories and peripherals. The DMA controller is connected to both the CPU and peripheral buses, enabling these data transfers to occur in parallel with CPU activity and, thus, maximizing overall system performance.

Although the DMA controller has two possible configurations for the A384 device, the DMA controller configuration is 32 control packets and 16 channels.

For the A384 DMA request hardwired configuration, see Table 5.

| MODULES    | DMA REQUEST I                 | DMA REQUEST INTERRUPT SOURCES |            |  |  |
|------------|-------------------------------|-------------------------------|------------|--|--|
| EBM        | Expansion bus DMA request     | EBDMAREQ0                     | DMAREQ[0]  |  |  |
| SPI1       | SPI1 end-receive              | SPI1DMA0                      | DMAREQ[1]  |  |  |
| SPI1       | SPI1 end-transmit             | SPI1DMA1                      | DMAREQ[2]  |  |  |
| I2C1       | I2C1 read                     | I2C1DMA0                      | DMAREQ[3]  |  |  |
| SCI1       | SCI1 end-receive              | SCI1DMA0                      | DMAREQ[4]  |  |  |
| SCI1       | SCI1 end-transmit             | SCI1DMA1                      | DMAREQ[5]  |  |  |
| I2C1       | I2C1 write                    | I2C1DMA1                      | DMAREQ[6]  |  |  |
| SPI2       | SPI2 end-receive              | SPI2DMA0                      | DMAREQ[7]  |  |  |
| SPI2       | SPI2 end-transmit             | SPI2DMA1                      | DMAREQ[8]  |  |  |
| I2C2/C2SIb | I2C2 read/C2SIb end-receive   | I2C2DMA0/C2SIDMA0             | DMAREQ[9]  |  |  |
| I2C2/C2SIb | I2C2 write/C2SIb end-transmit | I2C2DMA1/C2SIDMA1             | DMAREQ[10] |  |  |
| I2C3       | I2C3 read                     | I2C3DMA0                      | DMAREQ[11] |  |  |
| I2C3       | I2C3 write                    | I2C3DMA1                      | DMAREQ[12] |  |  |
| Reserved   |                               |                               | DMAREQ[13] |  |  |
| SCI2/SPI3  | SCI2 end-receive              | SCI2DMA0                      | DMAREQ[14] |  |  |
| SCI2/SPI3  | SCI2 end-transmit             | SCI2DMA1                      | DMAREQ[15] |  |  |

### Table 5. DMA Request Lines Connections<sup>(1)</sup>

(1) For DMA channels with more than one assigned request source (I2C2/C2SIb), only one of the sources listed can be the DMA request generator in a given application. The device has software control to ensure that there are no conflicts between requesting modules.

Each channel has two control packets attached to it, allowing the DMA to continuously load RAM and generate periodic interrupts so that the data can be read by the CPU. The control packets allow for the interrupt enable, and the channels determine the priority level of the interrupt.

DMA transfers occur in one of two modes:

- Non-request mode (used when transferring from memory to memory)
- Request mode (used when transferring from memory to peripheral)

For more detailed functional information on the DMA controller, see the TMS470R1x Direct Memory Access (DMA) Controller Reference Guide (literature number SPNU194).



#### Interrupt Priority (IEM to CIM)

Interrupt requests originating from the A384 peripheral modules (i.e., SPI1 or SPI2, SCI1 or SCI2, RTI, etc.) are assigned to channels within the 48-channel interrupt expansion module (IEM) where, via programmable register mapping, these channels are then mapped to the 32-channel central interrupt manager (CIM) portion of the SYS module.

Programming multiple interrupt sources in the IEM to the same CIM channel effectively shares the CIM channel between sources.

The CIM request channels are maskable so that individual channels can be selectively disabled. All interrupt requests can be programmed in the CIM to be of either type:

- Fast interrupt request (FIQ)
- Normal interrupt request (IRQ)

The CIM prioritizes interrupts. The precedences of request channels decrease with ascending channel order in the CIM [0 (highest) and 31 (lowest) priority]. For IEM-to-CIM default mapping, channel priorities, and their associated modules, see Table 6.

| MODULES   | INTERRUPT SOURCES            | DEFAULT CIM<br>INTERRUPT LEVEL/CHANNEL | IEM CHANNEL |
|-----------|------------------------------|----------------------------------------|-------------|
| SPI1      | SPI1 end-transfer/overrun    | 0                                      | 0           |
| RTI       | COMP2 interrupt              | 1                                      | 1           |
| RTI       | COMP1 interrupt              | 2                                      | 2           |
| RTI       | TAP interrupt                | 3                                      | 3           |
| SPI2      | SPI2 end-transfer/overrun    | 4                                      | 4           |
| GIO       | GIO interrupt A              | 5                                      | 5           |
| Reserved  |                              | 6                                      | 6           |
| HET       | HET interrupt 1              | 7                                      | 7           |
| I2C1      | I2C1 interrupt               | 8                                      | 8           |
| SCI1/SCI2 | SCI1 or SCI2 error interrupt | 9                                      | 9           |
| SCI1      | SCI1 receive interrupt       | 10                                     | 10          |
| C2SIb     | C2SIb interrupt              | 11                                     | 11          |
| 12C2      | I2C2 interrupt               | 12                                     | 12          |
| SCC2      | SCC2 interrupt A             | 13                                     | 13          |
| SCC1      | SCC1 interrupt A             | 14                                     | 14          |
| Reserved  |                              | 15                                     | 15          |
| MibADC    | MibADC end event conversion  | 16                                     | 16          |
| SCI2      | SCI2 receive interrupt       | 17                                     | 17          |
| DMA       | DMA interrupt 0              | 18                                     | 18          |
| I2C3      | I2C3 interrupt               | 19                                     | 19          |
| SCI1      | SCI1 transmit interrupt      | 20                                     | 20          |
| System    | SW interrupt (SSI)           | 21                                     | 21          |
| Reserved  |                              | 22                                     | 22          |
| HET       | HET interrupt 2              | 23                                     | 23          |
| SCC2      | SCC2 interrupt B             | 24                                     | 24          |
| SCC1      | SCC1 interrupt B             | 25                                     | 25          |
| SCI2      | SCI2 transmit interrupt      | 26                                     | 26          |
| MibADC    | MibADC end group1 conversion | 27                                     | 27          |
| DMA       | DMA Interrupt 1              | 28                                     | 28          |
| GIO       | GIO interrupt B              | 29                                     | 29          |
| MibADC    | MibADC end group2 conversion | 30                                     | 30          |
| Reserved  |                              | 31                                     | 31          |

#### Table 6. Interrupt Priority (IEM and CIM)

Copyright © 2005–2008, Texas Instruments Incorporated



SPNS110E-AUGUST 2005-REVISED MAY 2008

| MODULES  | INTERRUPT SOURCES | DEFAULT CIM<br>INTERRUPT LEVEL/CHANNEL | IEM CHANNEL |
|----------|-------------------|----------------------------------------|-------------|
| Reserved |                   | 31                                     | 32          |
| Reserved |                   | 31                                     | 33          |
| Reserved |                   | 31                                     | 34          |
| Reserved |                   | 31                                     | 35          |
| Reserved |                   | 31                                     | 36          |
| Reserved |                   | 31                                     | 37          |
| Reserved |                   | 31                                     | 38          |
| Reserved |                   | 31                                     | 39          |
| Reserved |                   | 31                                     | 40          |
| Reserved |                   | 31                                     | 41          |
| Reserved |                   | 31                                     | 42          |
| Reserved |                   | 31                                     | 43          |
| Reserved |                   | 31                                     | 44          |
| Reserved |                   | 31                                     | 45          |
| Reserved |                   | 31                                     | 46          |
| Reserved |                   | 31                                     | 47          |

Table 6. Interrupt Priority (IEM and CIM) (continued)

For more detailed functional information on the IEM, see the *TMS470R1x Interrupt Expansion Module (IEM) Reference Guide* (literature number SPNU211). For more detailed functional information on the CIM, see the *TMS470R1x System Module Reference Guide* (literature number SPNU189).



#### Expansion Bus Module (EBM)

The expansion bus module (EBM) is a standalone module used to bond out both general-purpose input/output pins and expansion bus interface pins. The module supports 8- and 16-bit expansion bus memory interface mappings, as well as mapping of the following expansion bus signals:

- 22-bit address bus (EBADDR[21:0]) for x8, 19-bit address bus (EBADDR[18:0]) for x16
- 8- or 16-bit data bus (EBDATA[7:0]or EBDATA[15:0])
- Two write strobes (EBWR[1:0])
- Two memory chip selects (EBCS[6:5])
- One output enable (EBOE)
- One external hold signal for interfacing to slow memories (EBHOLD)

Table 7 shows the multiplexing of I/O signals with the expansion bus interface signals. The mapping of these pins varies depending on the memory mode.

|           | EXPANSION BUS MODULE PINS <sup>(2)</sup> |               |  |  |  |
|-----------|------------------------------------------|---------------|--|--|--|
| GIO       | x8                                       | x16           |  |  |  |
| GIOB[0]   | EBDMAREQ[0]                              | EBDMAREQ[0]   |  |  |  |
| GIOC[0]   | EBOE                                     | EBOE          |  |  |  |
| GIOC[2:1] | EBWR[1:0]                                | EBWR[1:0]     |  |  |  |
| GIOC[4:3] | EBCS[6:5]                                | EBCS[6:5]     |  |  |  |
| GIOD[5:0] | EBADDR[5:0]                              | EBADDR[5:0]   |  |  |  |
| GIOE[7:0] | EBDATA[7:0]                              | EBDATA[7:0]   |  |  |  |
| GIOF[7:0] | EBADDR[13:6]                             | EBDATA[15:8]  |  |  |  |
| GIOG[7:0] | EBADDR[21:14]                            | EBADDR[13:6]  |  |  |  |
| GIOH[4:0] | -                                        | EBADDR[18:14] |  |  |  |
| GIOH[5]   | EBHOLD                                   | EBHOLD        |  |  |  |

| Table 7. | Expansion | Bus | <b>Multiplex</b> | Mapping <sup>(1)</sup> |
|----------|-----------|-----|------------------|------------------------|
|----------|-----------|-----|------------------|------------------------|

(1) These mappings are controlled by the EBM mux control registers B–H (EBMXCRB–EBMXCRH) and the EBM control register 1 (EBMCR1). For GPIO functions, use GIODIRx, GIODINx, GIODOUTx, GIODSETx, and GIODCLRx. For more detailed information, see the *TMS470R1x General-Purpose Input/Output (GIO) Reference Guide* (literature number SPNU192) and the *TMS470R1x Expansion Bus Module (EBM) Reference Guide* (literature number SPNU222).

(2) x8 refers to size of memory in 8-bits; x16 refers to size of memory in 16-bits.

Table 8 lists the names of the expansion bus interface signals and their functions.

#### Table 8. Expansion Bus Pins

| PIN      | DESCRIPTION                                                                                                                                            |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| EBDMAREQ | Expansion bus DMA request                                                                                                                              |
| EBOE     | Expansion bus output enable                                                                                                                            |
| EBWR     | Expansion bus write strobe. EBWR[1] controls EBDATA[15:8] and EBWR[0] controls EBDATA[7:0].                                                            |
| EBCS     | Expansion bus chip select                                                                                                                              |
| EBADDR   | Expansion bus address                                                                                                                                  |
| EBDATA   | Expansion bus data                                                                                                                                     |
| EBHOLD   | Expansion bus hold: an external device connected to<br>the expansion bus may assert this signal to add wait<br>states to an expansion bus transaction. |

# TMS470R1A384

SPNS110E-AUGUST 2005-REVISED MAY 2008



### MibADC

The multi-buffered analog-to-digital converter (MibADC) accepts an analog signal and converts the signal to a 10-bit digital value.

The A384 MibADC module can function in two modes: compatibility mode, where its programmer's model is compatible with the TMS470R1x ADC module and its digital results are stored in digital result registers; or in buffered mode, where the digital result registers are replaced with three FIFO buffers, one for each conversion group [event, group1 (G1), and group2 (G2)]. In buffered mode, the MibADC buffers can be serviced by interrupts or by the DMA.

#### NOTE:

The MibADC on this device does not support the DMA.

### MibADC Event Trigger Enhancements

The MibADC includes two major enhancements over the event-triggering capability of the TMS470R1x ADC.

- Both group1 and the event group can be configured for event-triggered operation, providing up to two event-triggered groups.
- The trigger source and polarity can be selected individually for both group1 and the event group from the options identified in Table 9.

| EVENT NO. | SOURCE SELECT BITS FOR G1 OR EVENT<br>(G1SRC[1:0] OR EVSRC[1:0]) | SIGNAL PIN NAME |
|-----------|------------------------------------------------------------------|-----------------|
| EVENT1    | 00                                                               | ADEVT           |
| EVENT2    | 01                                                               | HET18           |
| EVENT3    | 10                                                               | Reserved        |
| EVENT4    | 11                                                               | Reserved        |

#### Table 9. MibADC Event Hookup Configuration

For group1, these event-triggered selections are configured via the group1 source select bits (G1SRC[1:0]) in the AD event source register (ADEVTSRC[5:4]). For the event group, these event-triggered selections are configured via the event group source select bits (EVSRC[1:0]) in the AD event source register (ADEVTSRC[1:0]).

For more detailed functional information on the MibADC, see the TMS470R1x Multi-Buffered Analog-to-Digital Converter (MibADC) Reference Guide (literature number SPNU206).



# JTAG Interface

www.ti.com

There are two main test access ports (TAPs) on the device:

- TMS470R1x CPU TAP
- Device TAP for factory test

Some of the JTAG pins are shared among these two TAPs. The connection is shown in Figure 2.



Figure 2. JTAG Interface



### **Documentation Support**

Extensive documentation supports all of the TMS470 microcontroller family generation of devices. The types of documentation available include data sheets with design specifications, complete user's guides for all devices and development support tools, and hardware and software applications. Useful reference documentation includes:

- Bulletin
  - TMS470 Microcontroller Family Product Bulletin (literature number SPNB086)
- User's Guides
  - TMS470R1x System Module Reference Guide (literature number SPNU189)
  - TMS470R1x General Purpose Input/Output (GIO) Reference Guide (literature number SPNU192)
  - TMS470R1x Direct Memory Access (DMA) Controller Reference Guide (literature number SPNU194)
  - TMS470R1x Serial Peripheral Interface (SPI) Reference Guide (literature number SPNU195)
  - TMS470R1x Serial Communication Interface (SCI) Reference Guide (literature number SPNU196)
  - TMS470R1x Controller Area Network (CAN) Reference Guide (literature number SPNU197)
  - TMS470R1x High End Timer (HET) Reference Guide (literature number SPNU199)
  - TMS470R1x External Clock Prescale (ECP) Reference Guide (literature number SPNU202)
  - TMS470R1x MultiBuffered Analog to Digital (MibADC) Reference Guide (literature number SPNU206)
  - TMS470R1x Zero Pin Phase-Locked Loop (ZPLL) Clock Module Reference Guide (literature number SPNU212)
  - TMS470R1x F05 Flash Reference Guide (literature number SPNU213)
  - TMS470R1x Class II Serial Interface B (C2SIb) Reference Guide (literature number SPNU214)
  - TMS470R1x Class II Serial Interface A (C2SIa) Reference Guide (literature number SPNU218)
  - TMS470R1x JTAG Security Module (JSM) Reference Guide (literature number SPNU245)
  - TMS470R1x Memory Security Module (MSM) Reference Guide (literature number SPNU246)
  - TMS470 Peripherals Overview Reference Guide (literature number SPNU248)
- Errata Sheet
  - TMS470R1A384 TMS470 Microcontrollers Silicon Errata (literature number SPNZ148)



### SPNS110E-AUGUST 2005-REVISED MAY 2008

#### **Device and Development-Support Tool Nomenclature**

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all DSP devices and support tools. Each DSP commercial family member has one of three prefixes: TMX, TMP, or TMS (e.g., **TMS**470R1A384). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS).

Device development evolutionary flow:

- TMX Experimental device that is not necessarily representative of the final device's electrical specifications
- **TMP** Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification
- TMS Fully qualified production device

Support tool development evolutionary flow:

**TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing.

**TMDS** Fully qualified development-support product

TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

Figure 3 illustrates the numbering and symbol nomenclature for the TMS470R1x family.

# TMS470R1A384

SPNS110E-AUGUST 2005-REVISED MAY 2008



www.ti.com



Copyright © 2005–2008, Texas Instruments Incorporated



#### **Device Identification Code Register**

The device identification code register identifies the silicon version, the technology family (TF), a ROM or flash device, and an assigned device-specific part number (see Figure 4). The A384 device identification code register value is 0x096F.

### Figure 4. TMS470 Device ID Bit Allocation Register [offset = FFFF\_FF0h]

| 31 |         |    |     |     |   |             |   |     |     |     |
|----|---------|----|-----|-----|---|-------------|---|-----|-----|-----|
|    |         |    |     |     |   | Reserved    |   |     |     |     |
| 15 |         | 12 | 11  | 10  | 9 |             | 3 | 2   | 1   | 0   |
|    | VERSION |    | TF  | R/F |   | PART NUMBER |   | 1   | 1   | 1   |
|    | R-K     |    | R-K | R-K |   | R-K         |   | R-1 | R-1 | R-1 |

LEGEND:

R = Read only, -K = Value constant after  $\overline{\text{RESET}}$ ; -n = Value after  $\overline{\text{RESET}}$ 

#### Table 10. TMS470 Device ID Bit Allocation Register Field Descriptions

| Bit   | Field       | Value | Description                                                                                                                                                                   |
|-------|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–16 | Reserved    |       | Reads are undefined and writes have no effect.                                                                                                                                |
| 15–12 | VERSION     |       | Silicon version (revision) bits<br>These bits identify the silicon version of the device. Initial device version numbers start at 0000.                                       |
| 11    | TF          |       | Technology family bit<br>This bit distinguishes the technology family core power supply:                                                                                      |
|       |             | 0     | 3.3 V for F10/C10 devices                                                                                                                                                     |
|       |             | 1     | 1.8 V for F05/C05 devices                                                                                                                                                     |
| 10    | R/F         |       | ROM/flash bit<br>This bit distinguishes between ROM and flash devices:                                                                                                        |
|       |             | 0     | Flash device                                                                                                                                                                  |
|       |             | 1     | ROM device                                                                                                                                                                    |
| 9–3   | PART NUMBER |       | Device-specific part number bits<br>These bits identify the assigned device-specific part number.<br>The assigned device-specific part number for the A384 device is 0101101. |
| 2–0   | 1           |       | Mandatory High<br>Bits 2, 1, and 0 are tied high by default.                                                                                                                  |



### **Device Electrical Specifications and Timing Parameters**

### **Absolute Maximum Ratings**

over operating free-air temperature range<sup>(1)</sup>

| Supply voltage range:                       | V <sub>CC</sub> <sup>(2)</sup>                                         | -0.5 V to 2.5 V       |
|---------------------------------------------|------------------------------------------------------------------------|-----------------------|
| Supply voltage range:                       | $V_{CCIO}$ , $V_{CCAD}$ , $V_{CCP}$ (flash pump) <sup>(2)</sup>        | –0.5 V to 4.1 V       |
| Input voltage range:                        | All 5 V- tolerant input pins                                           | –0.5 V to 6.0 V       |
|                                             | All other input pins                                                   | –0.5 V to 4.1 V       |
| Input clamp current, I <sub>IK</sub> :      | All 5-V tolerant pins, PORRST, TRST, TEST,                             |                       |
|                                             | and TCK (V <sub>I</sub> < 0)                                           | –20 mA <sup>(3)</sup> |
|                                             | ADIN[0:11] (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CCAD</sub> ) | ±10 mA                |
|                                             | All other pins ( $V_I < 0$ or $V_I > V_{CCAD}$ )                       | ±20 mA                |
| Operating free-air temperature range, $T_A$ | T version                                                              | –40°C to 105°C        |
|                                             | Q version                                                              | –40°C to 125°C        |
| Operating junction temperature range, $T_J$ |                                                                        | –40°C to 150°C        |
| Storage temperature range, T <sub>stg</sub> |                                                                        | –40°C to 150°C        |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltage values are with respect to their associated grounds.
- (3) These pins do not have an internal clamp diode to a positive supply voltage.

### Device Recommended Operating Conditions<sup>(1)</sup>

|                   |                                     |           |  | MIN  | NOM | MAX  | UNIT |
|-------------------|-------------------------------------|-----------|--|------|-----|------|------|
| V <sub>CC</sub>   | Digital logic supply voltage (Core) |           |  |      |     | 2.05 | V    |
| V <sub>CCIO</sub> | Digital logic supply voltage (I/O)  |           |  | 3    | 3.3 | 3.6  | V    |
| V <sub>CCAD</sub> | MibADC supply voltage               |           |  |      | 3.3 | 3.6  | V    |
| V <sub>CCP</sub>  | Flash pump supply voltage           |           |  |      | 3.3 | 3.6  | V    |
| V <sub>SS</sub>   | Digital logic supply ground         |           |  |      | 0   |      | V    |
| V <sub>SSAD</sub> | MibADC supply ground                |           |  | -0.1 |     | 0.1  | V    |
| т                 | Operating free air temperature      | T version |  | -40  |     | 105  | °C   |
| T <sub>A</sub>    | Operating free-air temperature      | Q version |  | -40  |     | 125  | °C   |
| TJ                | Operating junction temperature      |           |  |      |     | 150  | °C   |

(1) All voltages are with respect to  $V_{SS}$ , except  $V_{CCAD}$ , which is with respect to  $V_{SSAD}$ .



#### www.ti.com

### **Electrical Characteristics**

over recommended operating free-air temperature range<sup>(1)</sup>

| PARAMETER                         |                                          | TEST CONDITIONS                           | MIN                                                         | TYP MAX              | UNIT                    |    |  |
|-----------------------------------|------------------------------------------|-------------------------------------------|-------------------------------------------------------------|----------------------|-------------------------|----|--|
| V <sub>hys</sub> Input hysteresis |                                          |                                           | 0.15                                                        |                      | V                       |    |  |
| V <sub>IL</sub>                   | Low-level input voltage                  | All inputs <sup>(2)</sup> except<br>OSCIN |                                                             | -0.3                 | 0.8                     | V  |  |
|                                   |                                          | OSCIN only                                |                                                             | -0.3                 | 0.35 V <sub>CC</sub>    |    |  |
| V <sub>IH</sub>                   | High-level input<br>voltage              | All inputs except<br>OSCIN                |                                                             | 2                    | V <sub>CCIO</sub> + 0.3 | V  |  |
|                                   |                                          | OSCIN only                                |                                                             | 0.65 V <sub>CC</sub> | V <sub>CC</sub> + 0.3   |    |  |
| V <sub>th</sub>                   | Input threshold voltage                  | AWD only                                  |                                                             | 1.35                 | 1.8                     | V  |  |
| RDS <sub>ON</sub>                 | Drain to source on resistance            | AWD only <sup>(3)</sup>                   | $V_{OL} - 0.35$ V at I <sub>OL</sub> = 4 mA                 |                      | 90                      |    |  |
| Max                               | Low-level output voltage <sup>(4)</sup>  |                                           | $I_{OL} = I_{OL} MAX$                                       |                      | $0.2 V_{CCIO}$          | V  |  |
| V <sub>OL</sub>                   |                                          | age V                                     | I <sub>OL</sub> = 3 mA                                      |                      | 0.4                     | v  |  |
| V <sub>OH</sub>                   | High-level output voltage <sup>(4)</sup> |                                           | I <sub>OH</sub> = I <sub>OH</sub> MIN                       | $0.8 V_{CCIO}$       |                         | V  |  |
| VOH                               |                                          |                                           | I <sub>OH</sub> = 250 μA                                    | 2.7                  |                         | v  |  |
| I <sub>IC</sub>                   | Input clamp current (I                   | /O pins) <sup>(5)</sup>                   | $V_{I} < V_{SSIO} - 0.3 \text{ or } V_{I} > V_{CCIO} + 0.3$ | -2                   | 2                       | mA |  |
|                                   | Input current (3.3-V<br>input pins)      | I <sub>IL</sub> Pulldown                  | $V_{I} = V_{SS}$                                            | -1                   | 1                       | μΑ |  |
|                                   |                                          | I <sub>IH</sub> Pulldown                  | V <sub>I</sub> = V <sub>CCIO</sub>                          | 5                    | 40                      |    |  |
|                                   |                                          | I <sub>IL</sub> Pullup                    | $V_{I} = V_{SS}$                                            | -40                  | -5                      |    |  |
|                                   |                                          | I <sub>IH</sub> Pullup                    | $V_{I} = V_{CCIO}$                                          | -1                   | 1                       |    |  |
| I <sub>I</sub>                    |                                          | All other pins                            | No pullup or pulldown                                       | -1                   | 1                       |    |  |
|                                   | Input current (5-V tolerant input pins)  |                                           | $V_{I} = V_{SS}$                                            | -1                   | 1                       |    |  |
|                                   |                                          |                                           | $V_{I} = V_{CCIO}$                                          | -1                   | 1                       |    |  |
|                                   |                                          | erant input pins)                         | $V_{I} = 5 V$                                               | 0.5                  | 20                      | μA |  |
|                                   |                                          |                                           | V <sub>I</sub> = 5.5 V                                      | 1                    | 40                      |    |  |
| I <sub>OL</sub>                   | Low-level output<br>current              | RST, CLKOUT,<br>AWD, TDO                  |                                                             |                      | 4                       |    |  |
|                                   |                                          | All other 3.3 V<br>I/O <sup>(6)</sup>     | V <sub>OL</sub> = V <sub>OL</sub> MAX                       |                      | 2                       | mA |  |
|                                   |                                          | 5-V tolerant                              |                                                             |                      | 4                       |    |  |
|                                   | High-level output current                | RST, CLKOUT,<br>TDO                       | V <sub>OH</sub> = V <sub>OH</sub> MIN                       | -4                   |                         |    |  |
| I <sub>OH</sub>                   |                                          | All other 3.3 V $I/O^{(6)}$               |                                                             | -2                   |                         | mA |  |
|                                   |                                          | 5 V tolerant                              | 1                                                           | -4                   |                         | 1  |  |

(1)

Source currents (out of the device) are negative, while sink currents (into the device) are positive. This does not apply to the PORRST pin. For PORRST exceptions, see the RST and PORRST Timings section. (2)

- These values help to determine the external RC network circuit. For more details, see the TMS470R1x System Module Reference Guide (3) (literature number SPNU189).
- $\dot{V}_{OL}$  and  $V_{OH}$  are linear with respect to the amount of load current (I\_{OL}/I\_{OH}) applied. (4)
- Parameter does not apply to input-only or output-only pins. (5)
- The 2-mA buffers on this device are called zero-dominant buffers. If two of these buffers are shorted together and one is outputting a (6) low level and the other is outputting a high level, the resulting value is always low.

Copyright © 2005–2008, Texas Instruments Incorporated



### **Electrical Characteristics (continued)**

over recommended operating free-air temperature range

| PARAMETER         |                                                                   | TEST CONDITIONS                                                                                                                     |                              | MIN | TYP | MAX  | UNIT |
|-------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----|-----|------|------|
| I <sub>CC</sub>   | V <sub>CC</sub> digital supply current<br>(operating mode)        | SYSCLK = 24 MHz, ICLK = 15 MHz, $V_{CC}$ = 2.05 V                                                                                   |                              |     |     | 90   | - mA |
|                   |                                                                   | $\begin{array}{l} \mbox{SYSCLK} = 48 \mbox{ MHz}, \mbox{ ICLK} = 24 \mbox{ MHz}, \\ \mbox{V}_{\rm CC} = 2.05 \mbox{ V} \end{array}$ |                              |     |     | 115  |      |
|                   | V <sub>CC</sub> digital supply current                            | OSCIN = 4 MHz,<br>V <sub>CC</sub> = 2.05 V                                                                                          | T version<br>(105°C)         |     |     | 1    | - mA |
|                   | (standby mode) <sup>(7)</sup>                                     |                                                                                                                                     | Q version<br>(125°C)         |     |     | 1.25 | ma   |
|                   |                                                                   | $30^{\circ}$ C version, V <sub>CC</sub> = 2.05                                                                                      | V                            |     |     | 30   |      |
|                   | V <sub>CC</sub> digital supply current (halt mode) <sup>(7)</sup> | T version (105°C), $V_{CC}$ = 2.05 V                                                                                                |                              |     |     | 365  | μA   |
|                   |                                                                   | Q version (125°C), V <sub>CC</sub> = 2.05 V                                                                                         |                              |     |     | 550  |      |
| I <sub>CCIO</sub> | V <sub>CCIO</sub> digital supply current (operating mode)         | No DC load, $V_{CCIO} = 3.6 V^{(8)}$                                                                                                |                              |     |     | 10   | mA   |
|                   | V <sub>CCIO</sub> digital supply current (standby mode)           | No DC load, $V_{CCIO}$ = 3.6 V <sup>(8)</sup>                                                                                       |                              |     |     | 15   | μA   |
|                   | V <sub>CCIO</sub> digital supply current (halt mode)              | No DC load, $V_{CCIO} = 3.6 V^{(8)}$                                                                                                |                              |     |     | 5    | μA   |
|                   | V <sub>CCAD</sub> supply current (operating mode)                 | All frequencies, $V_{CCAD} = 3.6 V$                                                                                                 |                              |     |     | 25   | mA   |
| I <sub>CCAD</sub> | V <sub>CCAD</sub> supply current (standby mode)                   | No DC load, $V_{CCAD} = 3.6 V^{(8)}$                                                                                                |                              |     |     | 10   | μA   |
|                   | V <sub>CCAD</sub> supply current (halt mode)                      | $V_{CCAD} = 3.6 V$                                                                                                                  |                              |     |     | 5    | μA   |
|                   |                                                                   | V <sub>CCP</sub> = 3.6 V read operation                                                                                             |                              |     |     | 25   | mA   |
|                   |                                                                   | V <sub>CCP</sub> = 3.6 V program ar                                                                                                 | nd erase                     |     |     | 70   | mA   |
| I <sub>CCP</sub>  | V <sub>CCP</sub> pump supply current                              | $V_{CCP} = 3.6 \text{ V}  standby mod$                                                                                              | ode operation <sup>(7)</sup> |     |     | 10   | μA   |
|                   |                                                                   | $V_{CCP}$ = 3.6 V halt mode of                                                                                                      | operation <sup>(7)</sup>     |     |     | 5    | μA   |
| CI                | Input capacitance                                                 |                                                                                                                                     |                              |     | 2   |      | pF   |
| Co                | Output capacitance                                                |                                                                                                                                     |                              |     | 3   |      | pF   |

(7)

For flash banks/pumps in sleep mode. I/O pins configured as inputs or outputs with no load. All pulldown inputs  $\leq 0.2$  V. All pullup inputs  $\geq V_{CCIO} - 0.2$  V. (8)

Copyright © 2005–2008, Texas Instruments Incorporated



#### SPNS110E-AUGUST 2005-REVISED MAY 2008

### **Parameter Measurement Information**



- A. For these values, see the "Electrical Characteristics over Recommended Operating Free-Air Temperature Range" table.
- B. All timing parameters measured using an external load capacitance of 150 pF unless otherwise noted.

### Figure 5. Test Load Circuit



### **Timing Parameter Symbology**

Timing parameter symbols have been created in accordance with JEDEC Standard 100. To shorten the symbols, some of the pin names and other related terminology have been abbreviated as follows:

| СМ        | Compaction, CMPCT      | RD   | Read         |
|-----------|------------------------|------|--------------|
| CO        | CLKOUT                 | RST  | Reset, RST   |
| ER        | Erase                  | RX   | SCInRX       |
| ICLK      | Interface clock        | S    | Slave mode   |
| Μ         | Master mode            | SCC  | SCInCLK      |
| OSC, OSCI | OSCIN                  | SIMO | SPInSIMO     |
| OSCO      | OSCOUT                 | SOMI | SPInSOMI     |
| Р         | Program, PROG          | SPC  | SPInCLK      |
| R         | Ready                  | SYS  | System clock |
| R0        | Read margin 0, RDMRGN0 | ТΧ   | SCInTX       |
| R1        | Read margin 1, RDMRGN1 |      |              |

Lowercase subscripts and their meanings are:

| а | access time         | r  | rise time              |
|---|---------------------|----|------------------------|
| С | cycle time (period) | su | setup time             |
| d | delay time          | t  | transition time        |
| f | fall time           | v  | valid time             |
| h | hold time           | W  | pulse duration (width) |

The following additional letters are used with these meanings:

| н | High  | Х | Unknown, changing, or don't care level |
|---|-------|---|----------------------------------------|
| L | Low   | Z | High impedance                         |
| V | Valid |   |                                        |

Copyright © 2005–2008, Texas Instruments Incorporated



#### SPNS110E-AUGUST 2005-REVISED MAY 2008

### External Reference Resonator/Crystal Oscillator Clock Option

The oscillator is enabled by connecting the appropriate fundamental 4-20 MHz resonator/crystal and load capacitors across the external OSCIN and OSCOUT pins as shown in Figure 6a. The oscillator is a single-stage inverter held in bias by an integrated bias resistor. This resistor is disabled during leakage test measurement and HALT mode. **TI strongly encourages each customer to submit samples of the device to the resonator/crystal vendors for validation.** The vendors are equipped to determine what load capacitors will best tune their resonator/crystal to the microcontroller device for optimum start-up and operation over temperature/voltage extremes.

An external oscillator source can be used by connecting a 1.8-V clock signal to the OSCIN pin and leaving the OSCOUT pin unconnected (open) as shown in Figure 6b.



A. The values of C1 and C2 should be provided by the resonator/crystal vendor.

Figure 6. Crystal/Clock Connection

### ZPLL AND CLOCK SPECIFICATIONS

### Timing Requirements for ZPLL Circuits Enabled or Disabled

|                       |                                   | MIN | ΤΥΡ ΜΑΧ | UNIT |
|-----------------------|-----------------------------------|-----|---------|------|
| f <sub>(OSC)</sub>    | Input clock frequency             | 4   | 20      | MHz  |
| t <sub>c(OSC)</sub>   | Cycle time, OSCIN                 | 50  |         | ns   |
| t <sub>w(OSCIL)</sub> | Pulse duration, OSCIN low         | 15  |         | ns   |
| t <sub>w(OSCIH)</sub> | Pulse duration, OSCIN high        | 15  |         | ns   |
| f <sub>(OSCRST)</sub> | OSC FAIL frequency <sup>(1)</sup> |     | 53      | kHz  |

(1) Causes a device reset (specifically a clock reset) by setting the RST OSC FAIL (GLBCTRL.15) and the OSC FAIL flag (GLBSTAT.1) bits equal to 1. For more detailed information on these bits and device resets, see the TMS470R1x System Module Reference Guide (literature number SPNU189).

### Switching Characteristics Over Recommended Operating Conditions for Clocks<sup>(1)(2)</sup>

|                        | PARAMETER                                      | TEST CONDITIONS <sup>(3)</sup>            | MIN  | MAX                        | UNIT |
|------------------------|------------------------------------------------|-------------------------------------------|------|----------------------------|------|
| 1                      | System clock frequency <sup>(4)</sup>          | Pipeline mode enabled                     |      | 48                         | MHz  |
| f <sub>(SYS)</sub>     |                                                | Pipeline mode disabled                    |      | 24                         | MHz  |
| f <sub>(CONFIG)</sub>  | System clock frequency - flash config mode     |                                           |      | 24                         | MHz  |
| f <sub>(ICLK)</sub>    | Interface clock frequency                      |                                           |      | 24                         | MHz  |
| f <sub>(ECLK)</sub>    | External clock output frequency for ECP module | nal clock output frequency for ECP module |      | 24                         | MHz  |
|                        |                                                | Pipeline mode enabled                     | 20.8 |                            | ns   |
| t <sub>c(SYS)</sub>    | Cycle time, system clock                       | Pipeline mode disabled                    | 41.6 | 48<br>24<br>24<br>24<br>24 | ns   |
| t <sub>c(CONFIG)</sub> | Cycle time, system clock - flash config mode   |                                           | 41.6 |                            | ns   |
| t <sub>c(ICLK)</sub>   | Cycle time, interface clock                    |                                           | 41.6 |                            | ns   |
| t <sub>c(ECLK)</sub>   | Cycle time, ECP module external clock output   |                                           | 41.6 |                            | ns   |

(1) f<sub>(SYS)</sub> = M × f<sub>(OSC)</sub>/R, where M = {8}, R = {1,2,3,4,5,6,7,8} when PLLDIS = 0. R is the system-clock divider determined by the CLKDIVPRE [2:0] bits in the global control register (GLBCTRL[2:0]) and M is the PLL multiplier determined by the MULT4 bit also in the GLBCTRL register (GLBCTRL.3).

 $f_{(SYS)} = f_{(OSC)}/R$ , where R = {1,2,3,4,5,6,7,8} when PLLDIS = 1.

 $f_{(ICLK)} = f_{(SYS)}/X$ , where X = {1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16}. X is the interface clock divider ratio determined by the PCR0[4:1] bits in the SYS module.

(2)  $f_{(ECLK)} = f_{(ICLK)}/N$ , where N = {1 to 256}. N is the ECP prescale value defined by the ECPCTRL[7:0] register bits in the ECP module.

(3) Pipeline mode enabled or disabled is determined by the ENPIPE bit (FMREGOPT.0).

(4) Flash Vread must be set to 5 V to achieve maximum system clock frequency.

Copyright © 2005–2008, Texas Instruments Incorporated
### Switching Characteristics Over Recommended Operating Conditions for External Clocks<sup>(1)(2)(3)</sup> (see Figure 7 and Figure 8)

|                     | PARAMETER                   | TEST CONDITIONS                         | MIN                                                               | MAX | UNIT |
|---------------------|-----------------------------|-----------------------------------------|-------------------------------------------------------------------|-----|------|
|                     |                             | SYSCLK or MCLK <sup>(4)</sup>           | 0.5t <sub>c(SYS)</sub> - t <sub>f</sub>                           |     | ns   |
| t <sub>w(COL)</sub> | Pulse duration, CLKOUT low  | ICLK: X is even or 1 <sup>(5)</sup>     | 0.5t <sub>c(ICLK)</sub> - t <sub>f</sub>                          |     |      |
|                     |                             | ICLK: X is odd and not 1 <sup>(5)</sup> | $0.5t_{c(ICLK)} + 0.5t_{c(SYS)} - t_{f}$                          |     |      |
|                     |                             | SYSCLK or MCLK <sup>(4)</sup>           | 0.5t <sub>c(SYS)</sub> - t <sub>r</sub>                           |     | ns   |
| t <sub>w(COH)</sub> | Pulse duration, CLKOUT high | ICLK: X is even or 1 <sup>(5)</sup>     | 0.5t <sub>c(ICLK)</sub> - t <sub>r</sub>                          |     |      |
|                     |                             | ICLK: X is odd and not 1 <sup>(5)</sup> | 0.5t <sub>c(ICLK)</sub> - 0.5t <sub>c(SYS)</sub> - t <sub>r</sub> |     |      |
|                     |                             | N is even and X is even or odd          | 0.5t <sub>c(ECLK)</sub> - t <sub>f</sub>                          |     | ns   |
| t <sub>w(EOL)</sub> | Pulse duration, ECLK low    | N is odd and X is even                  | 0.5t <sub>c(ECLK)</sub> - t <sub>f</sub>                          |     | 7    |
|                     |                             | N is odd and X is odd and not 1         | $0.5t_{c(ECLK)} + 0.5t_{c(SYS)} - t_{f}$                          |     |      |
|                     |                             | N is even and X is even or odd          | $0.5t_{c(ECLK)}$ - $t_r$                                          |     | ns   |
| t <sub>w(EOH)</sub> | Pulse duration, ECLK high   | N is odd and X is even                  | 0.5t <sub>c(ECLK)</sub> - t <sub>r</sub>                          |     |      |
|                     |                             | N is odd and X is odd and not 1         | 0.5t <sub>c(ECLK)</sub> - 0.5t <sub>c(SYS)</sub> - t <sub>r</sub> |     |      |

 $X = \{1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16\}$ . X is the interface clock divider ratio determined by the PCR0[4:1] bits in the SYS module. N = {1 to 256}. N is the ECP prescale value defined by the ECPCTRL[7:0] register bits in the ECP module. CLKOUT/ECLK pulse durations (low/high) are a function of the OSCIN pulse durations when PLLDIS is active. (1)

(2)

(3)

Clock source bits are selected as either SYSCLK (CLKCNTL[6:5] = 11 binary) or MCLK (CLKCNTL[6:5] = 10 binary). Clock source bits are selected as ICLK (CLKCNTL[6:5] = 01 binary). (4)

(5)



### Figure 7. CLKOUT Timing Diagram



Figure 8. ECLK Timing Diagram

# **RST AND PORRST TIMINGS**

# Timing Requirements for PORRST

(see Figure 9)

|                            |                                                                                                                                            | MIN  | MAX                   | UNIT |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|
| V <sub>CCPORL</sub>        | V <sub>CC</sub> low supply level when PORRST must be active during power up                                                                |      | 0.6                   | V    |
| V <sub>CCPORH</sub>        | $V_{CC}$ high supply level when $\overline{\text{PORRST}}$ must remain active during power up and become active during power down          | 1.5  |                       | V    |
| V <sub>CCIOPORL</sub>      | V <sub>CCIO</sub> low supply level when PORRST must be active during power up                                                              |      | 1.1                   | V    |
| V <sub>CCIOPORH</sub>      | $V_{\text{CCIO}}$ high supply level when $\overline{\text{PORRST}}$ must remain active during power up and become active during power down | 2.75 |                       | V    |
| V <sub>IL</sub>            | Low-level input voltage after V <sub>CCIO</sub> > V <sub>CCIOPORH</sub>                                                                    |      | 0.2 V <sub>CCIO</sub> | V    |
| VIL(PORRST)                | Low-level input voltage of PORRST before V CCIO > V <sub>CCIOPORL</sub>                                                                    |      | 0.5                   | V    |
| t <sub>su(PORRST)</sub> r  | Setup time, $\overline{PORRST}$ active before $V_{CCIO} > V_{CCIOPORL}$ during power up                                                    | 0    |                       | ms   |
| t <sub>su(VCCIO)</sub> r   | Setup time, V <sub>CCIO</sub> > V <sub>CCIOPORL</sub> before V <sub>CC</sub> > V <sub>CCPORL</sub>                                         | 0    |                       | ms   |
| t <sub>h(PORRST)r</sub>    | Hold time, $\overrightarrow{PORRST}$ active after V <sub>CC</sub> > V <sub>CCPORH</sub>                                                    | 1    |                       | ms   |
| t <sub>su(PORRST)f</sub>   | Setup time, $\overrightarrow{PORRST}$ active before $V_{CC} \leq V_{CCPORH}$ during power down                                             | 8    |                       | μs   |
| t <sub>h(PORRST)rio</sub>  | Hold time, PORRST active after V <sub>CC</sub> > V <sub>CCIOPORH</sub>                                                                     | 1    |                       | ms   |
| t <sub>h(PORRST)d</sub>    | Hold time, PORRST active after V <sub>CC</sub> < V <sub>CCPORL</sub>                                                                       | 0    |                       | ms   |
| t <sub>su(PORRST)fio</sub> | Setup time, $\overrightarrow{PORRST}$ active before $V_{CC} \leq V_{CCIOPORH}$ during power down                                           | 0    |                       | ns   |
| t <sub>su(VCCIO)f</sub>    | Setup time, V <sub>CC</sub> < V <sub>CCPORL</sub> before V <sub>CCIO</sub> < V <sub>CCIOPORL</sub>                                         | 0    |                       | ns   |



### Figure 9. PORRST Timing Diagram

### Switching Characteristics Over Recommended Operating Conditions for RST<sup>(1)</sup>

|                     | PARAMETER                                                                                                                           | MIN                     | MAX | UNIT |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|------|
| t <sub>v(RST)</sub> | Valid time, RST active after PORRST inactive                                                                                        | 4112t <sub>c(OSC)</sub> |     |      |
|                     | Valid time, RST active (all others)                                                                                                 | 8t <sub>c(SYS)</sub>    |     | ns   |
| t <sub>fsu</sub>    | Flash start-up time, from $\overline{\text{RST}}$ inactive to fetch of first instruction from flash (flash pump stabilization time) | 360t <sub>c(OSC)</sub>  |     | ns   |

(1) Specified values do NOT include rise/fall times. For rise and fall timings, see the "Switching Characteristics for Output Timings versus Load Capacitance" table.

www.ti.com



www.ti.com

### JTAG SCAN INTERFACE TIMING

(JTAG Clock Specification 10-MHz and 50-pF Load on TDO Output)

|                                 |                                             | MI | N MAX | UNIT |
|---------------------------------|---------------------------------------------|----|-------|------|
| t <sub>c(JTAG)</sub>            | Cycle time, JTAG low and high period        | 5  | 0     | ns   |
| t <sub>su(TDI/TMS</sub> - TCKr) | Setup time, TDI, TMS before TCK rise (TCKr) | 1  | 5     | ns   |
| t <sub>h(TCKr</sub> -TDI/TMS)   | Hold time, TDI, TMS after TCKr              | 1  | 5     | ns   |
| t <sub>h(TCKf</sub> -TDO)       | Hold time, TDO after TCKf                   | 1  | 0     | ns   |
| t <sub>d(TCKf</sub> -TDO)       | Delay time, TDO valid after TCK fall (TCKf) |    | 45    | ns   |



Figure 10. JTAG Scan Timings



www.ti.com

# OUTPUT TIMINGS

# Switching Characteristics for Output Timings versus Load Capacitance ( $C_L$ )

(see Figure 11)

|                | PARAMETER                                |                         | MIN | MAX | UNIT |
|----------------|------------------------------------------|-------------------------|-----|-----|------|
|                |                                          | C <sub>L</sub> = 15 pF  | 2.5 | 8   |      |
|                |                                          | C <sub>L</sub> = 50 pF  | 5   | 14  |      |
| t <sub>r</sub> | Rise time, AWD, CLKOUT, RST, TD0/GIOC[6] | C <sub>L</sub> = 100 pF | 9   | 23  | ns   |
|                |                                          | C <sub>L</sub> = 150 pF | 13  | 32  |      |
|                |                                          | C <sub>L</sub> = 15 pF  | 2.5 | 8   |      |
|                |                                          | C <sub>L</sub> = 50 pF  | 5   | 14  |      |
| t <sub>f</sub> | Fall time, AWD, CLKOUT, TDO/GIOC[6]      | C <sub>L</sub> = 100 pF | 9   | 23  | ns   |
|                |                                          | C <sub>L</sub> = 150 pF | 13  | 32  |      |
|                |                                          | C <sub>L</sub> = 15 pF  | 3   | 10  |      |
|                | Rise time, 4-mA 5-V tolerant pins        | C <sub>L</sub> = 50 pF  | 3.5 | 12  | ns   |
| t <sub>r</sub> | Rise time, 4-mA 5-V tolerant pins        | C <sub>L</sub> = 100 pF | 7   | 21  |      |
|                |                                          | C <sub>L</sub> = 150 pF | 9   | 28  |      |
|                |                                          | C <sub>L</sub> = 15 pF  | 2   | 8   |      |
|                | Foll time 4 mA F V televent nine         | C <sub>L</sub> = 50 pF  | 2.5 | 9   |      |
| t <sub>f</sub> | Fall time, 4-mA 5-V tolerant pins        | C <sub>L</sub> = 100 pF | 8   | 25  | ns   |
|                |                                          | C <sub>L</sub> = 150 pF | 11  | 35  |      |
|                |                                          | C <sub>L</sub> = 15 pF  | 2.5 | 10  |      |
| •              | Pige time, all other output pige         | C <sub>L</sub> = 50 pF  | 6.0 | 25  | 20   |
| t <sub>r</sub> | Rise time, all other output pins         | C <sub>L</sub> = 100 pF | 12  | 45  | ns   |
|                |                                          | C <sub>L</sub> = 150 pF | 18  | 65  |      |
|                |                                          | C <sub>L</sub> = 15 pF  | 3   | 10  |      |
| •              | Foll time, all other output pipe         | C <sub>L</sub> = 50 pF  | 8.5 | 25  | 20   |
| t <sub>f</sub> | Fall time, all other output pins         | C <sub>L</sub> = 100 pF | 16  | 45  | ns   |
|                |                                          | C <sub>L</sub> = 150 pF | 23  | 65  |      |



Figure 11. CMOS-Level Outputs



### **INPUT TIMINGS**

# Timing Requirements for Input Timings<sup>(1)</sup>

(see Figure 12)

|                 |                           | MIN M                     | IAX | UNIT |
|-----------------|---------------------------|---------------------------|-----|------|
| t <sub>pw</sub> | Input minimum pulse width | t <sub>c(ICLK)</sub> + 10 |     | ns   |
|                 |                           |                           |     |      |

(1)  $t_{c(ICLK)}$  = interface clock cycle time =  $1/f_{(ICLK)}$ 





# FLASH TIMINGS

# Timing Requirements for Program Flash<sup>(1)</sup>

|                            |                                                              | MIN   | TYP                   | MAX | UNIT   |
|----------------------------|--------------------------------------------------------------|-------|-----------------------|-----|--------|
| t <sub>prog(16-bit)</sub>  | Half word (16-bit) programming time                          | 4     | 16                    | 200 | μs     |
| t <sub>prog(Total)</sub>   | 384K-byte programming time <sup>(2)</sup>                    |       | 3                     | 10  | S      |
| t <sub>erase(sector)</sub> | Sector erase time                                            |       | 1.7                   |     | S      |
| twec                       | Write/erase cycles at $T_A = -40^{\circ}C$ to $125^{\circ}C$ | 50000 |                       |     | cycles |
| t <sub>fp(RST)</sub>       | Flash pump settling time from RST to SLEEP                   |       | 72t <sub>c(SYS)</sub> |     | ns     |
| t <sub>fp(SLEEP)</sub>     | Initial flash pump settling time from SLEEP to STANDBY       |       | 72t <sub>c(SYS)</sub> |     |        |
| t <sub>fp(STANDBY)</sub>   | Initial flash pump settling time from STANDBY to ACTIVE      |       | 36t <sub>c(SYS)</sub> |     |        |

(1) For more detailed information on the flash core sectors, see the flash program and erase section of this data sheet.

(2) The 384K-byte programming time includes overhead of state machine.



### SPIN MASTER MODE TIMING PARAMETERS

### SPIn Master Mode External Timing Parameters

(CLOCK PHASE = 0, SPInCLK = output, SPInSIMO = output, and SPInSOMI = input)<sup>(1)(2)(3)</sup> (see Figure 13)

| NO.              |                             |                                                                         | MIN                                       | MAX                     | UNIT |
|------------------|-----------------------------|-------------------------------------------------------------------------|-------------------------------------------|-------------------------|------|
| 1                | t <sub>c(SPC)M</sub>        | Cycle time, SPInCLK <sup>(4)</sup>                                      | 100                                       | 256t <sub>c(ICLK)</sub> | ns   |
| 2 <sup>(5)</sup> | t <sub>w(SPCH)M</sub>       | Pulse duration, SPInCLK high (clock polarity = 0)                       | 0.5t <sub>c(SPC)M</sub> - t <sub>r</sub>  | $0.5t_{c(SPC)M} + 5$    | 20   |
| 2(3)             | t <sub>w(SPCL)M</sub>       | Pulse duration, SPInCLK low (clock polarity = 1)                        | 0.5t <sub>c(SPC)M</sub> - t <sub>f</sub>  | $0.5t_{c(SPC)M} + 5$    | ns   |
| 3 <sup>(5)</sup> | t <sub>w(SPCL)M</sub>       | Pulse duration, SPInCLK low (clock polarity = 0)                        | 0.5t <sub>c(SPC)M</sub> - t <sub>f</sub>  | $0.5t_{c(SPC)M} + 5$    | 5    |
| 3.7              | t <sub>w(SPCH)M</sub>       | Pulse duration, SPInCLK high (clock polarity = 1)                       | 0.5t <sub>c(SPC)M</sub> - t <sub>r</sub>  | $0.5t_{c(SPC)M} + 5$    | ns   |
| 4 <sup>(5)</sup> | t <sub>d(SPCH-SIMO)M</sub>  | Delay time, SPInCLK high to SPInSIMO valid (clock polarity = 0)         |                                           | 10                      |      |
| 4.97             | t <sub>d(SPCL-SIMO)M</sub>  | Delay time, SPInCLK low to SPInSIMO valid (clock polarity = 1)          |                                           | 10                      | ns   |
| 5 <sup>(5)</sup> | t <sub>v(SPCL-SIMO)M</sub>  | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 0)  | t <sub>c(SPC)M</sub> - 5 - t <sub>f</sub> |                         |      |
| J.,              | t <sub>v(SPCH-SIMO)M</sub>  | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 1) | t <sub>c(SPC)M</sub> - 5 - t <sub>r</sub> |                         | ns   |
| 6 <sup>(5)</sup> | t <sub>su(SOMI-SPCL)M</sub> | Setup time, SPInSOMI before SPInCLK low (clock polarity = 0)            | 6                                         |                         |      |
| 6(-)             | t <sub>su(SOMI-SPCH)M</sub> | Setup time, SPInSOMI before SPInCLK high (clock polarity = 1)           | 6                                         |                         | ns   |
| 7(5)             | t <sub>v(SPCL-SOMI)M</sub>  | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 0)  | 4                                         |                         |      |
| 1(0)             | t <sub>v(SPCH-SOMI)M</sub>  | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 1) | 4                                         |                         | ns   |

The MASTER bit (SPInCTRL2.3) is set and the CLOCK PHASE bit (SPInCTRL2.0) is cleared. (1)

(2)

 $t_{c(ICLK)}$  = interface clock cycle time = 1/ $f_{(ICLK)}$ For rise and fall timings, see the "Switching Characteristics for Output Timings versus Load Capacitance" table. (3)

(4) When the SPI is in master mode, the following must be true: For PS values from 1 to 255:  $t_{c(SPC)M} \ge (PS + 1)t_{c(ICLK)} \ge 100$  ns, where PS is the prescale value set in the SPInCTL1[12:5] register bits.

For PS values of 0:  $t_{c(SPC)M} = 2t_{c(ICLK)} \ge 100$  ns. (5) The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPInCTRL2[1]).



Figure 13. SPIn Master Mode External Timing (CLOCK PHASE = 0)



www.ti.com

### **SPIn Master Mode External Timing Parameters**

(CLOCK PHASE = 1, SPInCLK = output, SPInSIMO = output, and SPInSOMI = input)<sup>(1)(2)(3)</sup> (see Figure 14)

| NO.              |                             |                                                                         | MIN                                          | MAX                         | UNIT |
|------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------|-----------------------------|------|
| 1                | t <sub>c(SPC)M</sub>        | Cycle time, SPInCLK <sup>(4)</sup>                                      | 100                                          | 256t <sub>c(ICLK)</sub>     | ns   |
| 2 <sup>(5)</sup> | t <sub>w(SPCH)M</sub>       | Pulse duration, SPInCLK high (clock polarity = 0)                       | 0.5t <sub>c(SPC)M</sub> - t <sub>r</sub>     | $0.5t_{c(SPC)M} + 5$        |      |
| 2(0)             | t <sub>w(SPCL)M</sub>       | Pulse duration, SPInCLK low (clock polarity = 1)                        | 0.5t <sub>c(SPC)M</sub> - t <sub>f</sub>     | $0.5t_{c(SPC)M} + 5$        | ns   |
| 3 <sup>(5)</sup> | t <sub>w(SPCL)M</sub>       | Pulse duration, SPInCLK low (clock polarity = 0)                        | 0.5t <sub>c(SPC)M</sub> - t <sub>f</sub>     | 0.5t <sub>c(SPC)M</sub> + 5 |      |
| 3,               | t <sub>w(SPCH)M</sub>       | Pulse duration, SPInCLK high (clock polarity = 1)                       | 0.5t <sub>c(SPC)M</sub> - t <sub>r</sub>     | $0.5t_{c(SPC)M} + 5$        | ns   |
| 4 <sup>(5)</sup> | t <sub>v(SIMO-SPCH)M</sub>  | Valid time, SPInCLK high after SPInSIMO data valid (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - 10                 |                             |      |
| 4,               | t <sub>v(SIMO-SPCL)M</sub>  | Valid time, SPInCLK low after SPInSIMO data valid (clock polarity = 1)  | 0.5t <sub>c(SPC)M</sub> - 10                 |                             | ns   |
| 5 <sup>(5)</sup> | t <sub>v(SPCH-SIMO)M</sub>  | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - 5 - t <sub>r</sub> |                             |      |
| 5(0)             | t <sub>v(SPCL-SIMO)M</sub>  | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 1)  | 0.5t <sub>c(SPC)M</sub> - 5 - t <sub>f</sub> |                             | ns   |
| 6 <sup>(5)</sup> | t <sub>su(SOMI-SPCH)M</sub> | Setup time, SPInSOMI before SPInCLK high (clock polarity = 0)           | 6                                            |                             |      |
| 6(0)             | t <sub>su(SOMI-SPCL)M</sub> | Setup time, SPInSOMI before SPInCLK low (clock polarity = 1)            | 6                                            |                             | ns   |
| 7 <sup>(5)</sup> | t <sub>v(SPCH-SOMI)M</sub>  | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 0) | 4                                            |                             | ns   |
| 1(0)             | t <sub>v(SPCL-SOMI)M</sub>  | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 1)  | 4                                            |                             |      |

(1) The MASTER bit (SPInCTRL2.3) is set and the CLOCK PHASE bit (SPInCTRL2.0) is set.

(2)

 $t_{c(ICLK)}$  = interface clock cycle time =  $1/f_{(ICLK)}$ For rise and fall timings, see the "Switching Characteristics for Output Timings versus Load Capacitance" table. (3)

(4) When the SPI is in master mode, the following must be true:

For PS values from 1 to 255:  $t_{c(SPC)M} \ge (PS + 1)t_{c(ICLK)} \ge 100$  ns, where PS is the prescale value set in the SPInCTL1[12:5] register bits. For PS values of 0:  $t_{c(SPC)M} = 2t_{c(ICLK)} \ge 100$  ns. (5) The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPInCTRL2[1]).







### SPIn SLAVE MODE TIMING PARAMETERS

### **SPIn Slave Mode External Timing Parameters**

(CLOCK PHASE = 0, SPInCLK = input, SPInSIMO = input, and SPInSOMI = output)<sup>(1)(2)(3)(4)</sup> (see Figure 15)

| NO.              |                             |                                                                         | MIN                                                | MAX                                | UNIT |  |
|------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|------------------------------------|------|--|
| 1                | t <sub>c(SPC)S</sub>        | Cycle time, SPInCLK <sup>(5)</sup>                                      | 100                                                | 256t <sub>c(ICLK)</sub>            | ns   |  |
| 2 <sup>(6)</sup> | t <sub>w(SPCH)S</sub>       | Pulse duration, SPInCLK high (clock polarity = 0)                       | 0.5t <sub>c(SPC)S</sub> - 0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | ns   |  |
| 2.,              | t <sub>w(SPCL)S</sub>       | Pulse duration, SPInCLK low (clock polarity = 1)                        | 0.5t <sub>c(SPC)S</sub> - 0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | 115  |  |
| 3 <sup>(6)</sup> | t <sub>w(SPCL)S</sub>       | Pulse duration, SPInCLK low (clock polarity = 0)                        | $0.5t_{c(SPC)S}$ - $0.25t_{c(ICLK)}$               | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | ns   |  |
| 3.7              | t <sub>w(SPCH)S</sub>       | Pulse duration, SPInCLK high (clock polarity = 1)                       | $0.5t_{c(SPC)S}$ - $0.25t_{c(ICLK)}$               | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | 115  |  |
| 4 <sup>(6)</sup> | t <sub>d(SPCH-SOMI)S</sub>  | Delay time, SPInCLK high to SPInSOMI valid<br>(clock polarity = 0)      |                                                    | 6 + t <sub>r</sub>                 | 20   |  |
| 4`'              | t <sub>d(SPCL-SOMI)S</sub>  | Delay time, SPInCLK low to SPInSOMI valid<br>(clock polarity = 1)       |                                                    | 6 + t <sub>f</sub>                 | ns   |  |
| 5 <sup>(6)</sup> | t <sub>v(SPCH-SOMI)S</sub>  | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 0) | t <sub>c(SPC)S</sub> - 6 - t <sub>r</sub>          |                                    | 20   |  |
| 3(*)             | t <sub>v(SPCL-SOMI)S</sub>  | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 1)  | t <sub>c(SPC)S</sub> - 6 - t <sub>f</sub>          |                                    | ns   |  |
| 6 <sup>(6)</sup> | t <sub>su(SIMO-SPCL)S</sub> | Setup time, SPInSIMO before SPInCLK low (clock polarity = 0)            | 6                                                  |                                    |      |  |
| 0(*)             | t <sub>su(SIMO-SPCH)S</sub> | Setup time, SPInSIMO before SPInCLK high (clock polarity = 1)           | 6                                                  |                                    | ns   |  |
| 7 <sup>(6)</sup> | t <sub>v(SPCL-SIMO)S</sub>  | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 0)  | 6                                                  |                                    | 20   |  |
| 1.57             | t <sub>v(SPCH-SIMO)S</sub>  | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 1) | 6                                                  |                                    | ns   |  |

The MASTER bit (SPInCTRL2.3) is cleared and the CLOCK PHASE bit (SPInCTRL2.0) is cleared. (1)

If the SPI is in slave mode, the following must be true:  $t_{c(SPC)S} \ge (PS + 1) t_{c(ICLK)}$ , where PS = prescale value set in SPInCTL1[12:5]. (2)

(3) For rise and fall timings, see the "Switching Characteristics for Output Timings versus Load Capacitance" table.

(4)  $t_{c(ICLK)}$  = interface clock cycle time = 1/f<sub>(ICLK)</sub>

When the SPIn is in slave mode, the following must be true: (5) For PS values from 1 to 255:  $t_{c(SPC)S} \ge (PS + 1)t_{c(ICLK)} \ge 100$  ns, where PS is the prescale value set in the SPInCTL1[12:5] register bits. For PS values of 0:  $t_{c(SPC)S} = 2t_{c(ICLK)} \ge 100$  ns. (6) The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPInCTRL2[1]).



#### Figure 15. SPIn Slave Mode External Timing (CLOCK PHASE = 0)



www.ti.com

### SPIn Slave Mode External Timing Parameters

(CLOCK PHASE = 1, SPInCLK = input, SPInSIMO = input, and SPInSOMI = output)<sup>(1)(2)(3)(4)</sup> (see Figure 16)

| NO.              |                             |                                                                         | MIN                                                                                                | MAX                                | UNIT |  |
|------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------|------|--|
| 1                | t <sub>c(SPC)S</sub>        | Cycle time, SPInCLK <sup>(5)</sup>                                      | 100                                                                                                | 256t <sub>c(ICLK)</sub>            | ns   |  |
| 2 <sup>(6)</sup> | t <sub>w(SPCH)S</sub>       | Pulse duration, SPInCLK high (clock polarity = 0)                       | 0.5t <sub>c(SPC)S</sub> - 0.25t <sub>c(ICLK)</sub> 0.5t <sub>c(SPC)S</sub> + 0.25t <sub>c(IC</sub> |                                    |      |  |
| 2,               | t <sub>w(SPCL)S</sub>       | Pulse duration, SPInCLK low (clock polarity = 1)                        | 0.5t <sub>c(SPC)S</sub> - 0.25t <sub>c(ICLK)</sub>                                                 | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | ns   |  |
| 3 <sup>(6)</sup> | t <sub>w(SPCL)S</sub>       | Pulse duration, SPInCLK low (clock polarity = 0)                        | 0.5t <sub>c(SPC)S</sub> - 0.25t <sub>c(ICLK)</sub>                                                 | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | ns   |  |
| 3                | t <sub>w(SPCH)S</sub>       | Pulse duration, SPInCLK high (clock polarity = 1)                       | 0.5t <sub>c(SPC)S</sub> - 0.25t <sub>c(ICLK)</sub>                                                 | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | 115  |  |
| 4 <sup>(6)</sup> | t <sub>v(SOMI-SPCH)S</sub>  | Valid time, SPInCLK high after SPInSOMI data valid (clock polarity = 0) | 0.5t <sub>c(SPC)S</sub> - 6 - t <sub>r</sub>                                                       |                                    |      |  |
| 4(0)             | t <sub>v(SOMI-SPCL)S</sub>  | Valid time, SPInCLK low after SPInSOMI data valid (clock polarity = 1)  | 0.5t <sub>c(SPC)S</sub> - 6 - t <sub>f</sub>                                                       |                                    | ns   |  |
| 5 <sup>(6)</sup> | t <sub>v(SPCH-SOMI)S</sub>  | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 0) | 0.5t <sub>c(SPC)S</sub> - 6 - t <sub>r</sub>                                                       |                                    | 20   |  |
| 3,               | t <sub>v(SPCL-SOMI)S</sub>  | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 1)  | 0.5t <sub>c(SPC)S</sub> - 6 - t <sub>f</sub>                                                       |                                    | ns   |  |
| 6 <sup>(6)</sup> | t <sub>su(SIMO-SPCH)S</sub> | Setup time, SPInSIMO before SPInCLK high (clock polarity = 0)           | 6                                                                                                  |                                    | 20   |  |
| 0."              | t <sub>su(SIMO-SPCL)S</sub> | Setup time, SPInSIMO before SPInCLK low (clock polarity = 1)            | 6                                                                                                  |                                    | ns   |  |
| 7 <sup>(6)</sup> | t <sub>v(SPCH-SIMO)S</sub>  | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 0) | 6                                                                                                  |                                    |      |  |
| ( `-'            | t <sub>v(SPCL-SIMO)S</sub>  | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 1)  | 6                                                                                                  |                                    | ns   |  |

The MASTER bit (SPInCTRL2.3) is cleared and the CLOCK PHASE bit (SPInCTRL2.0) is set. (1)

If the SPI is in slave mode, the following must be true:  $t_{c(SPC)S} \ge (PS + 1) t_{c(ICLK)}$ , where PS = prescale value set in SPInCTL1[12:5]. (2)

For rise and fall timings, see the "Switching Characteristics for Output Timings versus Load Capacitance" table. (3)

(4)

 $t_{c(ICLK)}$  = interface clock cycle time =  $1/f_{(ICLK)}$ When the SPIn is in slave mode, the following must be true: (5)

For PS values from 1 to 255:  $t_{c(SPC)S} \ge (PS + 1)t_{c(ICLK)} \ge 100$  ns, where PS is the prescale value set in the SPInCTL1[12:5] register bits. For PS values of 0:  $t_{c(SPC)S} = 2t_{c(ICLK)} \ge 100$  ns. (6) The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPInCTRL2[1]).



Figure 16. SPIn Slave Mode External Timing (CLOCK PHASE = 1)



# SCIn ISOSYNCHRONOUS MODE TIMINGS INTERNAL CLOCK

# Timing Requirements for Internal Clock SCIn Isosynchronous Mode<sup>(1)(2)(3)</sup>

(see Figure 17)

|                          |                                                    | (BAUI<br>IS EVEN OF                     | D + 1)<br>R BAUD = 0       | (BAUD<br>IS ODD AND                                               |                                                  | UNIT |
|--------------------------|----------------------------------------------------|-----------------------------------------|----------------------------|-------------------------------------------------------------------|--------------------------------------------------|------|
|                          |                                                    | MIN                                     | MAX                        | MIN                                                               | MAX                                              |      |
| t <sub>c(SCC)</sub>      | Cycle time,<br>SCInCLK                             | 2t <sub>c(ICLK)</sub>                   | $2^{24}t_{c(ICLK)}$        | 3t <sub>c(ICLK)</sub>                                             | (2 <sup>24</sup> -1) t <sub>c(ICLK)</sub>        | ns   |
| $t_{w(SCCL)}$            | Pulse duration,<br>SCInCLK low                     | 0.5t <sub>c(SCC)</sub> - t <sub>f</sub> | $0.5t_{c(SCC)} + 5$        | $0.5t_{c(SCC)}$ + $0.5t_{c(ICLK)}$ - $t_{f}$                      | $0.5t_{c(SCC)} + 0.5t_{c(ICLK)}$                 | ns   |
| t <sub>w(SCCH)</sub>     | Pulse duration,<br>SCInCLK high                    | 0.5t <sub>c(SCC)</sub> - t <sub>r</sub> | 0.5t <sub>c(SCC)</sub> + 5 | 0.5t <sub>c(SCC)</sub> - 0.5t <sub>c(ICLK)</sub> - t <sub>r</sub> | 0.5t <sub>c(SCC)</sub> - 0.5t <sub>c(ICLK)</sub> | ns   |
| t <sub>d(SCCH-TXV)</sub> | Delay time,<br>SCInCLK high to<br>SCInTX valid     |                                         | 10                         |                                                                   | 10                                               | ns   |
| t <sub>v(TX)</sub>       | Valid time,<br>SCInTX data<br>after SCInCLK<br>low | t <sub>c(SCC)</sub> - 10                |                            | t <sub>c(SCC)</sub> - 10                                          |                                                  | ns   |
| t <sub>su(RX-SCCL)</sub> | Setup time,<br>SCInRX before<br>SCInCLK low        | $t_{c(ICLK)} + t_{f} + 20$              |                            | $t_{c(ICLK)} + t_{f} + 20$                                        |                                                  | ns   |
| t <sub>v(SCCL-RX)</sub>  | Valid time,<br>SCInRX data<br>after SCInCLK<br>low | $-t_{c(ICLK)} + t_{f} + 20$             |                            | $- t_{c(ICLK)} + t_{f} + 20$                                      |                                                  | ns   |

BAUD = 24-bit concatenated value formed by the SCI[H,M,L]BAUD registers. (1)

(2)

 $t_{c(ICLK)}$  = interface clock cycle time =  $1/f_{(ICLK)}$ For rise and fall timings, see the "Switching Characteristics for Output Timings versus Load Capacitance" table. (3)



Α. Data transmission/reception characteristics for isosynchronous mode with internal clocking are similar to the asynchronous mode. Data transmission occurs on the SCICLK rising edge, and data reception occurs on the SCICLK falling edge.

### Figure 17. SCIn Isosynchronous Mode Timing Diagram for Internal Clock

XAS **NSTRUMENTS** 

SPNS110E-AUGUST 2005-REVISED MAY 2008

# SCIn ISOSYNCHRONOUS MODE TIMINGS EXTERNAL CLOCK

# Timing Requirements for External Clock SCIn Isosynchronous Mode<sup>(1)(2)</sup>

(see Figure 18)

www.ti.com

|                          |                                           | MIN                                               | MAX                               | UNIT |
|--------------------------|-------------------------------------------|---------------------------------------------------|-----------------------------------|------|
| t <sub>c(SCC)</sub>      | Cycle time, SCInCLK <sup>(3)</sup>        | 8t <sub>c(ICLK)</sub>                             |                                   | ns   |
| t <sub>w(SCCH)</sub>     | Pulse duration, SCInCLK high              | 0.5t <sub>c(SCC)</sub> - 0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SCC)} + 0.25t_{c(ICLK)}$ | ns   |
| t <sub>w(SCCL)</sub>     | Pulse duration, SCInCLK low               | $0.5t_{c(SCC)}$ - $0.25t_{c(ICLK)}$               | $0.5t_{c(SCC)} + 0.25t_{c(ICLK)}$ | ns   |
| t <sub>d(SCCH-TXV)</sub> | Delay time, SCInCLK high to SCInTX valid  |                                                   | $2t_{c(ICLK)} + 12 + t_r$         | ns   |
| t <sub>v(TX)</sub>       | Valid time, SCInTX data after SCInCLK low | 2t <sub>c(SCC)</sub> -10                          |                                   | ns   |
| t <sub>su(RX-SCCL)</sub> | Setup time, SCInRX before SCInCLK low     | 0                                                 |                                   | ns   |
| t <sub>v(SCCL-RX)</sub>  | Valid time, SCInRX data after SCInCLK low | 2t <sub>c(ICLK)</sub> + 10                        |                                   | ns   |

(1)

 $\begin{array}{l} t_{c(ICLK)} = \text{interface clock cycle time} = 1/f_{(ICLK)} \\ \text{For rise and fall timings, see the "Switching Characteristics for Output Timings versus Load Capacitance" table. \\ \text{When driving an external SCInCLK, the following must be true: } t_{c(SCC)} \geq 8t_{c(ICLK)}. \end{array}$ (2)

(3)



Α. Data transmission / reception characteristics for isosynchronous mode with external clocking are similar to the asynchronous mode. Data transmission occurs on the SCICLK rising edge, and data reception occurs on the SCICLK falling edge.

#### Figure 18. SCIn Isosynchronous Mode Timing Diagram for External Clock

SPNS110E-AUGUST 2005-REVISED MAY 2008



www.ti.com

### **I2C TIMING**

Table 11 below assumes testing over recommended operating conditions.

|                               | PARAMETER                                                 | STANI<br>MO         |     | FAST MODE           |     | UNIT |    |
|-------------------------------|-----------------------------------------------------------|---------------------|-----|---------------------|-----|------|----|
|                               | MIN                                                       | MAX                 | MIN | MAX                 |     |      |    |
| t <sub>c(I2CCLK)</sub>        | Cycle time, I2C module clock                              |                     | 75  | 150                 | 75  | 150  | ns |
| t <sub>c(SCL)</sub>           | Cycle time, SCL                                           | 10                  |     | 2.5                 |     | μs   |    |
| t <sub>su(SCLH-SDAL)</sub>    | Setup time, SCL high before SDA low (for a repeated ST    | 4.7                 |     | 0.6                 |     | μs   |    |
| t <sub>h(SCLL-SDAL)</sub>     | Hold time, SCL low after SDA low (for a repeated START    | 4                   |     | 0.6                 |     | μs   |    |
| t <sub>w(SCLL)</sub>          | Pulse duration, SCL low                                   | 4.7                 |     | 1.3                 |     | μs   |    |
| t <sub>w(SCLH)</sub>          | Pulse duration, SCL high                                  |                     |     |                     | 0.6 |      | μs |
| t <sub>su(SDA-SCLH)</sub>     | Setup time, SDA valid before SCL high                     |                     | 250 |                     | 100 |      | ns |
| t <sub>h(SDA-SCLL)</sub>      | Hold time, SDA valid after SCL low                        | For I2C bus devices | 0   | 3.45 <sup>(2)</sup> | 0   | 0.9  | μs |
| t <sub>w(SDAH)</sub>          | Pulse duration, SDA high between STOP and START co        | nditions            | 4.7 |                     | 1.3 |      | μs |
| t <sub>su(SCLH-SDAH)</sub>    | Setup time, SCL high before SDA high (for STOP condition) |                     |     |                     | 0.6 |      | μs |
| t <sub>w(SP)</sub>            | Pulse duration, spike (must be suppressed)                |                     |     | 0                   | 50  | ns   |    |
| C <sub>b</sub> <sup>(3)</sup> | Capacitive load for each bus line                         |                     |     | 400                 |     | 400  | pF |

#### Table 11. I2C Signals (SDA and SCL) Switching Characteristics<sup>(1)</sup>

(1) The I2C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down.

(2) The maximum t<sub>h(SDA-SCLL)</sub> for I2C bus devices needs to be met only if the device does not stretch the low period (t<sub>w(SCLL)</sub>) of the SCL signal.

(3)  $C_b =$  The total capacitance of one bus line in pF.



- A. A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- B. The maximum  $t_{h(SDA-SCLL)}$  needs only be met if the device does not stretch the LOW period  $(t_{w(SCLL)})$  of the SCL signal.
- C. A fast-mode I2C-bus device can be used in a standard-mode I2C-bus system, but the requirement  $t_{su(SDA-SCLH)} \ge 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_r \max + t_{su(SDA-SCLH)}$ .
- D. C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with HS=mode devices, faster fall-times are allowed.

### Figure 19. I2C Timings



#### www.ti.com

### STANDARD CAN CONTROLLER (SCC) MODE TIMINGS

### Dynamic Characteristics for the CANSTX and CANSRX Pins

|                        | MIN                                                              | MAX | UNIT |    |
|------------------------|------------------------------------------------------------------|-----|------|----|
| t <sub>d(CANSTX)</sub> | Delay time, transmit shift register to CANSTX pin <sup>(1)</sup> |     | 15   | ns |
| t <sub>d(CANSRX)</sub> | Delay time, CANSRX pin to receive shift register                 |     | 5    | ns |

(1) These values do not include the rise/fall times of the output buffer.

### **EXPANSION BUS MODULE TIMING**

# Expansion Bus Timing Parameters, -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, 3.0 V $\leq$ V<sub>cc</sub> $\leq$ 3.6 V

(see Figure 20 and Figure 21)

|                              |                                                                   | MIN  | MAX     | UNIT |
|------------------------------|-------------------------------------------------------------------|------|---------|------|
| t <sub>c(CO)</sub>           | Cycle time, CLKOUT                                                | 20.8 |         | ns   |
| t <sub>d(COH-EBADV)</sub>    | Delay time, CLKOUT high to EBADDR valid                           |      | 21.4    | ns   |
| t <sub>h(COH-EBADIV)</sub>   | Hold time, EBADDR invalid after CLKOUT high                       |      | 12.4    | ns   |
| t <sub>d(COH-EBOE)</sub>     | Delay time, CLKOUT high to EBOE fall                              |      | 11.4    | ns   |
| t <sub>h(COH-EBOEH)</sub>    | Hold time, EBOE rise after CLKOUT high                            |      | 11.4    | ns   |
| t <sub>d(COL-EBWR)</sub>     | Delay time, CLKOUT low to write strobe (EBWR) low                 |      | 11.3    | ns   |
| t <sub>h(COL-EBWRH)</sub>    | Hold time, EBWR high after CLKOUT low                             |      | 11.6    | ns   |
| t <sub>su(EBRDATV-COH)</sub> | Setup time, EBDATA valid before CLKOUT high (READ) <sup>(1)</sup> | 15.2 |         | ns   |
| t <sub>h(COH-EBRDATIV)</sub> | Hold time, EBDATA invalid after CLKOUT high (READ)                |      | (-14.7) | ns   |
| t <sub>d(COL-EBWDATV)</sub>  | Delay time, CLKOUT low to EBDATA valid (WRITE) <sup>(2)</sup>     |      | 16.1    | ns   |
| t <sub>h(COL-EBWDATIV)</sub> | Hold time, EBDATA invalid after CLKOUT low (WRITE)                |      | 14.7    | ns   |
|                              | SECONDARY TIMES                                                   |      |         |      |
| t <sub>d(COH-EBCS0)</sub>    | Delay, CLKOUT high to EBCS0 fall                                  |      | 13.6    | ns   |
| t <sub>h(COH-EBCS0H)</sub>   | Hold, EBCS0 rise after CLKOUT high                                |      | 13.2    | ns   |
| t <sub>su(COH-EBHOLDL)</sub> | Setup time, EBHOLD low to CLKOUT high <sup>(1)</sup>              | 10.9 |         | ns   |
| t <sub>su(COH-EBHOLDH)</sub> | Setup time, EBHOLD high to CLKOUT high <sup>(1)</sup>             | 10.5 |         | ns   |

(1) Setup time is the minimum time under worst case conditions. Data with less setup time does not work.

(2) Valid after CLKOUT goes low for write cycles.

SPNS110E-AUGUST 2005-REVISED MAY 2008



Figure 20. Expansion Memory Signal Timing - Reads

Copyright © 2005–2008, Texas Instruments Incorporated



www.ti.com

SPNS110E-AUGUST 2005-REVISED MAY 2008



Figure 21. Expansion Memory Signal Timing - Writes



www.ti.com



# CLASS 2 SERIAL INTERFACE B (C2SIb) VARIABLE PULSE WIDTH (VPW) MODULATION

# **VPW Timing Requirements**

See Figure 22.

|             |                           | NOR | MAL MOD | DE (10.4 k | (BPS) | 4   | X MODE ( | 41.6 KBP | S)  |      |
|-------------|---------------------------|-----|---------|------------|-------|-----|----------|----------|-----|------|
|             | PARAMETER                 | 1   | ТХ      |            | RX    |     | тх       |          | X   | UNIT |
|             |                           |     | MAX     | MIN        | MAX   | MIN | MAX      | MIN      | MAX |      |
| SOF         | Start of frame            | 192 | 208     | 163        | 239   | 48  | 52       | 41       | 60  | ns   |
| Short Pulse | Low = 0                   | 00  | 68      | 0.1        | 00    |     | 40       | 0        | 0.4 |      |
|             | High = 1                  | 60  |         | 34         | 96    | 14  | 18       | 9        | 24  | ns   |
|             | Low = 0                   | 400 | 134     | 07         | 400   |     | 0.4      | 0.4      | 4.4 |      |
| Long Pulse  | High = 1                  | 122 |         | 97         | 163   | 30  | 34       | 24       | 41  | ns   |
| EOD         | End of data               | 193 | 207     | 164        | 239   | 48  | 52       | 41       | 60  | ns   |
|             | Normalization bit (long)  | 122 | 134     | 97         | 163   | 30  | 34       | 24       | 41  |      |
| NB          | Normalization bit (short) | 60  | 68      | 34         | 96    | 14  | 18       | 9        | 24  | ns   |
| EOF         | End of frame              | 271 | 289     | 240        | 320   | 67  | 73       | 60       | 80  | ns   |
| Dreel       | Short                     | 290 | -       | 239        | -     | 290 | -        | 60       | -   |      |
| Break       | Long                      | 758 | -       | 239        | -     | 758 | -        | 60       | -   | ns   |



Figure 22. C2SIb Timing Diagram

Copyright © 2005–2008, Texas Instruments Incorporated



# HIGH-END TIMER (HET) TIMINGS

### Minimum PWM Output Pulse Width:

This is equal to one high resolution clock period (HRP). The HRP is defined by the 6-bit high resolution prescale factor (hr), which is user defined, giving prescale factors of 1 to 64, with a linear increment of codes.

Therefore, the minimum PWM output pulse width = HRP(min) = hr(min)/SYSCLK = 1/SYSCLK

For example, for a SYSCLK of 30 MHz, the minimum PWM output pulse width = 1/30 = 33.33ns

#### Minimum Input Pulses that Can Be Captured:

The input pulse width must be greater or equal to the low resolution clock period (LRP), i.e., the HET loop (the HET program must fit within the LRP). The LRP is defined by the 3-bit loop-resolution prescale factor (Ir), which is user defined, with a power of 2 increment of codes. That is, the value of Ir can be 1, 2, 4, 8, 16, or 32.

Therefore, the minimum input pulse width = LRP(min) = hr(min) \* Ir(min)/SYSCLK = 1 \* 1/SYSCLK

For example, with a SYSCLK of 30 MHz, the minimum input pulse width = 1 \* 1/30 = 33.33 ns

#### NOTE:

Once the input pulse width is greater than LRP, the resolution of the measurement is still HRP. (That is, the captured value gives the number of HRP clocks inside the pulse.)

Abbreviations:

hr = HET high resolution divide rate = 1, 2, 3,...63, 64

Ir = HET low resolution divide rate = 1, 2, 4, 8, 16, 32

High resolution clock period = HRP = hr/SYSCLK

Loop resolution clock period = LRP = hr\*lr/SYSCLK

Resolution

Monotonic

Output conversion code

00h to 3FFh [00 for  $V_{AI} \leq AD_{REFLO}$ ; 3FFh for  $V_{AI} \geq AD_{REFHI}$ ]

# Table 12. MibADC Recommended Operating Conditions<sup>(1)</sup>

MULTI-BUFFERED A-TO-D CONVERTER (MibADC)

The multi-buffered A-to-D converter (MibADC) has a separate power bus for its analog circuitry that enhances

|                     |                                                                                                         | MIN                     | MAX                     | UNIT |
|---------------------|---------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|------|
| AD <sub>REFHI</sub> | A-to-D high-voltage reference source                                                                    | V <sub>SSAD</sub>       | V <sub>CCAD</sub>       | V    |
| AD <sub>REFLO</sub> | A-to-D low-voltage reference source                                                                     | V <sub>SSAD</sub>       | V <sub>CCAD</sub>       | V    |
| V <sub>AI</sub>     | Analog input voltage                                                                                    | V <sub>SSAD</sub> - 0.3 | V <sub>CCAD</sub> + 0.3 | V    |
| I <sub>AIC</sub>    | Analog input clamp current <sup>(2)</sup><br>( $V_{AI} < V_{SSAD} - 0.3$ or $V_{AI} > V_{CCAD} + 0.3$ ) | -2                      | 2                       | mA   |

For V<sub>CCAD</sub> and V<sub>SSAD</sub> recommended operating conditions, see the "Device Recommended Operating Conditions" table. (1)

Input currents into any ADC input channel outside the specified limits could affect conversion results of other channels. (2)

# Table 13. Operating Characteristics Over Full Ranges of Recommended Operating Conditions<sup>(1)(2)</sup>

| PARAMETER            |                                                              | DESCRIPTION                                                                                      | /CONDITIONS                          | MIN | TYP | MAX | UNIT |
|----------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------|-----|-----|-----|------|
| R <sub>i</sub>       | Analog input resistance                                      | See Figure 23.                                                                                   |                                      |     | 250 | 500 | Ω    |
| <u>_</u>             | Analog input conscitance                                     | See Figure 23.                                                                                   | Conversion                           |     |     | 10  | pF   |
| Ci                   | Analog input capacitance                                     | See Figure 23.                                                                                   | Sampling                             |     |     | 30  | pF   |
| I <sub>AIL</sub>     | Analog input leakage current                                 | See Figure 23.                                                                                   |                                      | -1  |     | 1   | μΑ   |
| I <sub>ADREFHI</sub> | AD <sub>REFHI</sub> input current                            | AD <sub>REFHI</sub> = 3.6 V, AD                                                                  | <sub>REFLO</sub> = V <sub>SSAD</sub> |     |     | 5   | mA   |
| CR                   | Conversion range over which specified accuracy is maintained | AD <sub>REFHI</sub> - AD <sub>REFLO</sub>                                                        | 3                                    |     | 3.6 | V   |      |
| E <sub>DNL</sub>     | Differential nonlinearity error                              | Difference between t<br>and the ideal value.                                                     | •                                    |     |     | ±2  | LSB  |
| E <sub>INL</sub>     | Integral nonlinearity error                                  | Maximum deviation f<br>line through the MibA<br>transfer characteristi<br>quantization error. Se |                                      |     | ±2  | LSB |      |
| E <sub>TOT</sub>     | Total error/absolute accuracy                                | Maximum value of th<br>between an analog v<br>midstep value. See F                               |                                      |     | ±2  | LSB |      |

(1)

 $V_{CCAD} = AD_{REFHI}$ 1 LSB = (AD<sub>REFHI</sub> - AD<sub>REFLO</sub>)/2<sup>10</sup> for the MibADC (2)



10 bits (1024 values)

Assured



SPNS110E-AUGUST 2005-REVISED MAY 2008



Figure 23. MibADC Input Equivalent Circuit

### **Multi-Buffer ADC Timing Requirements**

|                       |                                                   | MIN  | NOM | MAX | UNIT |
|-----------------------|---------------------------------------------------|------|-----|-----|------|
| t <sub>c(ADCLK)</sub> | Cycle time, MibADC clock                          | 0.05 |     |     | μs   |
| t <sub>d(SH)</sub>    | Delay time, sample and hold time                  | 1    |     |     | μs   |
| t <sub>d(C)</sub>     | Delay time, conversion time                       | 0.55 |     |     | μs   |
| $t_{d(SHC)}^{(1)}$    | Delay time, total sample/hold and conversion time | 1.55 |     |     | μs   |

(1) This is the minimum sample/hold and conversion time that can be achieved. These parameters are dependent on many factors; for more details, see the TMS470R1x Multi-Buffered Analog-to-Digital Converter (MibADC) Reference Guide (literature number SPNU206).

The differential nonlinearity error shown in Figure 24 (sometimes referred to as differential linearity) is the difference between an actual step width and the ideal value of 1 LSB.



A. 1 LSB =  $(AD_{REFHI} - AD_{REFLO})/2^{10}$ 

Figure 24. Differential Nonlinearity (DNL)

www.ti.com

The integral nonlinearity error shown in Figure 25 (sometimes referred to as linearity error) is the deviation of the values on the actual transfer function from a straight line.



A. 1 LSB =  $(AD_{REFHI} - AD_{REFLO})/2^{10}$ 

#### Figure 25. Integral Nonlinearity (INL) Error

The absolute accuracy or total error of an MibADC as shown in Figure 26 is the maximum value of the difference between an analog value and the ideal midstep value.



A. 1 LSB =  $(AD_{REFHI} - AD_{REFLO})/2^{10}$ 

Figure 26. Absolute Accuracy (Total) Error



www.ti.com

SPNS110E-AUGUST 2005-REVISED MAY 2008

#### **PGE Thermal Resistance Characteristics**

| PARAMETER        | °C/W |
|------------------|------|
| R <sub>θJA</sub> | 43   |
| R <sub>eJC</sub> | 5    |

# **PZ** Thermal Resistance Characteristics

| PARAMETER        | °C/W |
|------------------|------|
| R <sub>0JA</sub> | 48   |
| R <sub>θJC</sub> | 5    |



# **Revision History**

This revision history highlights the changes made to the device-specific datasheet SPNS110.

#### Table 14. Revision History

| SPNS110D to SPNS110E                                                                                                                                                                                                                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Corrected the device-specific part number from 0100001 to 0101101 in Table 10.                                                                                                                                                                                                                                               |
| SPNS110C to SPNS110D                                                                                                                                                                                                                                                                                                         |
| Removed reference to GIOH[5:0] in Terminal Functions table.                                                                                                                                                                                                                                                                  |
| Changed Output Current for AWD terminal from 8 mA to 4 mA in Terminal Functions table.                                                                                                                                                                                                                                       |
| Changed beginning address for Peripheral Control Registers to 0xFFF0_0000 in Figure 1.                                                                                                                                                                                                                                       |
| Changed register value in Device Identification Code Register                                                                                                                                                                                                                                                                |
| Changed unit for "V <sub>CC</sub> digital supply current (standby mode)" from µA to mA in Electrical Characteristics.                                                                                                                                                                                                        |
| SPNS110B to SPNS110C                                                                                                                                                                                                                                                                                                         |
| Removed references to digital watchdog (DWD) on page 5.                                                                                                                                                                                                                                                                      |
| SPNS110A to SPNS110B                                                                                                                                                                                                                                                                                                         |
| Revised the Family Nomenclature drawing to add Q version of the temperature range.                                                                                                                                                                                                                                           |
| Revised "Absolute Maximum Ratings" table to add Q version of the temperature range.                                                                                                                                                                                                                                          |
| Revised "Device Recommended Operating Conditions" table to add Q version of the temperature range.                                                                                                                                                                                                                           |
| Revised "Electrical Characteristics" table to add T and Q temperature versions to $I_{CC}$ specification.<br>Changed T version $I_{CC}$ , standby mode, max to 1. Added Q version $I_{CC}$ standby mode, max of 1.25.<br>Changed T version $I_{CC}$ , halt mode, max to 365. Added Q version $I_{CC}$ halt mode, max of 550. |
| Added note to PORRST Timing Diagram.                                                                                                                                                                                                                                                                                         |
| Changed T <sub>A</sub> range to –40°C to 125°C on t <sub>wec</sub> in "Timing Requirements for Program Flash" table.                                                                                                                                                                                                         |
| Added twec MIN value of 50000 and deleted TYP value in "Timing Requirements for Program Flash" table.                                                                                                                                                                                                                        |
| Changed terase(sector) TYP value to 1.7 and removed MAX value in "Timing Requirements for Program Flash" table.                                                                                                                                                                                                              |
| SPNS110 to SPNS110A                                                                                                                                                                                                                                                                                                          |
| Corrected max value for I <sub>CC</sub> standby and halt modes in Electrical Characteristics table.                                                                                                                                                                                                                          |

Copyright © 2005–2008, Texas Instruments Incorporated



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TMS470R1A384PGET | NRND          | LQFP         | PGE                | 144  | 60             | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  |              | 470R1A384PGET<br>TMS    |         |
| TMS470R1A384PZ-T | NRND          | LQFP         | ΡZ                 | 100  | 90             | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  |              | 470R1A384PZ-T<br>TMS    |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

# **INSTRUMENTS**

www.ti.com

Texas

### TRAY



CW - Measurement for tray edge (Y direction) to corner pocket center - CL - Measurement for tray edge (X direction) to corner pocket center

Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device           | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| TMS470R1A384PGET | PGE             | LQFP            | 144  | 60  | 5X12                 | 150                        | 315    | 135.9     | 7620       | 25.4       | 17.8       | 17.55      |

5-Jan-2022

# **MECHANICAL DATA**

MTQF013A - OCTOBER 1994 - REVISED DECEMBER 1996

#### PZ (S-PQFP-G100)

#### PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026





#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **MECHANICAL DATA**

MTQF017A - OCTOBER 1994 - REVISED DECEMBER 1996

#### PGE (S-PQFP-G144)

#### PLASTIC QUAD FLATPACK



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Falls within JEDEC MS-026



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated