## Feed-Forward Controller with Primary MOSFET Drivers for Intermediate Bus Converters #### **DESCRIPTION** SiP11205 is a feed-forward controller for the primary side of a half-bridge intermediate bus converter (IBC). It is ideally suited for isolated applications such as telecom, data communications and other products requiring an IBC architecture and conversion of standard bus voltages such as 48 V to a lower intermediate voltage, where high efficiency is required at low output voltages (24 V, 12 V, 9 V or 5 V). Designed to operate within the telecom voltage range of 36 V to 75 V and withstand 100 V transients for a period of 100 ms, the IC is designed for controlling and driving both the low- and high-side switching devices of a half-bridge converter. The feed-forward feature is designed to make the converter output semi-regulated and is beneficial for point-of-load applications that require narrow input range. SiP11205 has advanced current monitoring and control circuitry, which allows the user to set the maximum current in the primary circuit. This feature acts as protection against overcurrent and output short circuit. Current sensing is by means of a sense resistor connected in series with the primary low-side MOSFET. #### **FEATURES** - 36 V to 75 V input voltage range - · Withstand 100 V, 100 ms transient capability - Integrated ± 1.6 A typical high- and low-side MOSFET drivers - Oscillator frequency is programmable from 200 kHz to 1 MHz (100 kHz to 500 kHz switching frequency) and can be externally synchronized - · Voltage feed-forward compensation - · High voltage pre-regulator operates during start-up - Current sensing on primary low-side switch - Hiccup mode - · System low input voltage detection - · Chip UVLO function - · Programmable soft-start function - Over temperature protection (160 °C) - Greater than 95.5 % efficiency for 42 V to 55 V input range - Better than 2 % line regulation at 9 A #### **APPLICATIONS** - · Intermediate bus architectures - Telecom and Datacom - Routers and servers - Storage area network - · Base station - 1/8 and 1/4 bricks #### **TYPICAL APPLICATION CIRCUIT** Document Number: 69233 S-81795-Rev. C, 04-Aug-08 ## VISHAY. #### **TECHNICAL DESCRIPTION** SiP11205 is a feed-forward controller on the primary side of a half-bridge intermediate bus converter. With 100 V depletion mode MOSFET in the chip, the SiP11205 is capable of being powered directly from the high voltage bus to $V_{CC}$ through an external PNP pass transistor, or may be powered by an external supply directly to the $V_{CC}$ pin. Without the use of an external pass transistor, failure of the converter output to power $V_{CC}$ above the $V_{REG}$ level will result in over temperature protection activating hiccup operation whenever the pre-regulator power dissipation becomes excessive. The external high- and low-side N-Channel power MOSFETs are driven by a built-in driver with $\pm$ 1.6 A peak current capability. SiP11205 is available in the MLP44-16 PowerPAK package and TSSOP-16 PowerPAK package and is specified over the ambient temperature range of -40 °C to 85 °C. #### **SIP11205 BLOCK DIAGRAM** | Parameter | | Limit | Unit | | |--------------------------------------|-----------------------------------|------------------------------------------------------------------|------|--| | V. V. | Continuous | 80 | | | | $V_{IN}, V_{LX}$ | 100 ms | 100 | | | | V <sub>CC</sub> | | 14.5 | | | | V <sub>BST</sub> | Continuous | 95 | V | | | | 100 ms | 112 | V | | | V <sub>BST</sub> - V <sub>LX</sub> | | 15 | | | | Logic Inputs | | - 0.3 to V <sub>CC</sub> + 0.3<br>- 0.3 to V <sub>CC</sub> + 0.3 | | | | Linear Inputs | | | | | | HV Pre-Regulator Input Current (cont | inuous) | 10 | mA | | | Storage Temperature | | - 65 to 150 | °C | | | Maximum Junction Temperature | | 150 | | | | Power Dissipation | PowerPAK MLP44-16 <sup>a, b</sup> | 2564 | mW | | | rower Dissipation | PowerPAK TSSOP-16 <sup>a, c</sup> | SSOP-16 <sup>a, c</sup> 2630 | | | | Thermal Impedance $(\Theta_{JA})$ | PowerPAK MLP44-16 <sup>a, b</sup> | 39 | °C/W | | | memai impedance (OJA) | PowerPAK TSSOP-16 <sup>a, c</sup> | 38 | | | - a. Device Mounted with all leads soldered or welded to PC board. - b. Derate 25.6 mW/°C above 25 °C. c. Derate 26.3 mW/°C above 25 °C. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Parameter | | Limit | Unit | | |------------------------------------|------------|--------------------------------------------------|------|--| | V | Continuous | 36 to 75 | | | | $V_{IN}$ | 100 ms | 100 | | | | V <sub>BST</sub> | <u> </u> | V <sub>IN</sub> + 10.5 to V <sub>IN</sub> + 13.2 | | | | V <sub>BST</sub> - V <sub>LX</sub> | | 10.5 to 13.2 | V | | | V <sub>CC</sub> | | 10.5 to 13.2 | | | | Logic Inputs | | - 0.3 to V <sub>CC</sub> + 0.3 | | | | Linear Inputs | | - 0.3 to V <sub>CC</sub> + 0.3 | | | | Fosc | | 200 to 1000 | kHz | | | R <sub>OSC</sub> | | 40 to 200 | kΩ | | | C <sub>OSC</sub> | | 100 to 220 | pF | | | C <sub>SS</sub> | | 10 to 100 | nF | | | C <sub>COMP</sub> | | 2.2 | - nr | | | V <sub>REF</sub> Capacitor to GND | | 1 | | | | C <sub>BOOST</sub> | | 0.1 | μF | | | V <sub>CC</sub> Capacitor to GND | | 4.7 | | | | Parameter Pre-Regulator V <sub>IN</sub> Range Pre-Reg Current (cut-off) Pre-Reg Current (standby) Pre-Reg Current (switching) Pre-Reg Output Voltage Pre-Reg Drive Current Pre-Reg Load Regulation Pre-Reg Line Regulation Regulator Compensation V <sub>CC</sub> Supply Voltage | Symbol VIN IVINLKG IVINSD IVIN VREG ISTART LDR LNR ISRC ISNK | Unless Otherwise Specified $T_{A} = -40 ^{\circ}\text{C} \text{ to} + 85 ^{\circ}\text{C}, F_{OSC} = 800 \text{ kHz}, \\ 10.5 \text{V} \leq \text{V}_{CC} \leq 13.2 \text{V}, \text{V}_{INDET} = 4.8 \text{V}, \\ V_{IN} = 48 \text{V}, R_{DB1} = 47.5 \text{kΩ}, R_{DB2} = 28.7 \text{kΩ}, \\ R_{OSC} = 47.5 \text{kΩ}, C_{OSC} = 100 \text{pF} \\ \\ V_{IN} = 75 \text{V}, V_{CC} > 10.5 \text{V} \\ V_{IN} = 75 \text{V}, V_{INDET} = 0 \text{V} \\ V_{IN} = 75 \text{V}, V_{INDET} = 7.5 \text{V} \\ V_{CC} \text{Voltage with V}_{IN} = 48 \text{V} \\ \\ V_{CC} < V_{REG} \\ I_{LOAD} : 0 \text{to } 20 \text{mA} \\ \\ V_{CC} = 12 \text{V} \\ \\ }$ | Min. 36 3.6 7.8 20 | 7yp. 48 90 6.2 9.3 | 75<br>10<br>200<br>9<br>10.4 | Unit V μA mA V mA | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|------------------------------|------------------------| | V <sub>IN</sub> Range Pre-Reg Current (cut-off) Pre-Reg Current (standby) Pre-Reg Current (switching) Pre-Reg Output Voltage Pre-Reg Drive Current Pre-Reg Load Regulation Pre-Reg Line Regulation Regulator Compensation V <sub>CC</sub> Supply Voltage | IVINLKG IVINSD IVIN VREG ISTART LDR LNR ISRC | $V_{IN} = 75 \text{ V}, V_{INDET} = 0 \text{ V}$ $V_{IN} = 75 \text{ V}, V_{INDET} = 7.5 \text{ V}$ $V_{CC} \text{ Voltage with } V_{IN} = 48 \text{ V}$ $V_{CC} < V_{REG}$ $I_{LOAD}: 0 \text{ to } 20 \text{ mA}$ | 3.6 | 90<br>6.2<br>9.3 | 10<br>200<br>9 | μA<br>mA<br>V | | Pre-Reg Current (cut-off) Pre-Reg Current (standby) Pre-Reg Current (switching) Pre-Reg Output Voltage Pre-Reg Drive Current Pre-Reg Load Regulation Pre-Reg Line Regulation Regulator Compensation V <sub>CC</sub> Supply Voltage | IVINLKG IVINSD IVIN VREG ISTART LDR LNR ISRC | $V_{IN} = 75 \text{ V}, V_{INDET} = 0 \text{ V}$ $V_{IN} = 75 \text{ V}, V_{INDET} = 7.5 \text{ V}$ $V_{CC} \text{ Voltage with } V_{IN} = 48 \text{ V}$ $V_{CC} < V_{REG}$ $I_{LOAD}: 0 \text{ to } 20 \text{ mA}$ | 3.6 | 90<br>6.2<br>9.3 | 10<br>200<br>9 | μA<br>mA<br>V | | Pre-Reg Current (standby) Pre-Reg Current (switching) Pre-Reg Output Voltage Pre-Reg Drive Current Pre-Reg Load Regulation Pre-Reg Line Regulation Regulator Compensation V <sub>CC</sub> Supply Voltage | IVINSD IVIN VREG ISTART LDR LNR ISRC | $V_{IN} = 75 \text{ V}, V_{INDET} = 0 \text{ V}$ $V_{IN} = 75 \text{ V}, V_{INDET} = 7.5 \text{ V}$ $V_{CC} \text{ Voltage with } V_{IN} = 48 \text{ V}$ $V_{CC} < V_{REG}$ $I_{LOAD}: 0 \text{ to } 20 \text{ mA}$ | 7.8 | 6.2<br>9.3 | 200 | mA<br>V | | Pre-Reg Current (switching) Pre-Reg Output Voltage Pre-Reg Drive Current Pre-Reg Load Regulation Pre-Reg Line Regulation Regulator Compensation V <sub>CC</sub> Supply Voltage | IVIN VREG ISTART LDR LNR ISRC | $V_{IN}$ = 75 V, $V_{INDET}$ = 7.5 V<br>$V_{CC}$ Voltage with $V_{IN}$ = 48 V<br>$V_{CC}$ < $V_{REG}$<br>$I_{LOAD}$ : 0 to 20 mA | 7.8 | 6.2<br>9.3 | 9 | mA<br>V | | Pre-Reg Output Voltage Pre-Reg Drive Current Pre-Reg Load Regulation Pre-Reg Line Regulation Regulator Compensation V <sub>CC</sub> Supply Voltage | V <sub>REG</sub> I <sub>START</sub> LDR LNR I <sub>SRC</sub> | $V_{CC}$ Voltage with $V_{IN}$ = 48 V $V_{CC}$ < $V_{REG}$ $I_{LOAD}$ : 0 to 20 mA | 7.8 | 9.3 | | V | | Pre-Reg Drive Current Pre-Reg Load Regulation Pre-Reg Line Regulation Regulator Compensation V <sub>CC</sub> Supply Voltage | I <sub>START</sub> LDR LNR I <sub>SRC</sub> | V <sub>CC</sub> < V <sub>REG</sub><br>I <sub>LOAD</sub> : 0 to 20 mA | _ | | 10.4 | | | Pre-Reg Load Regulation Pre-Reg Line Regulation Regulator Compensation V <sub>CC</sub> Supply Voltage | LDR<br>LNR<br>I <sub>SRC</sub> | I <sub>LOAD</sub> : 0 to 20 mA | 20 | 100 | | mA | | Pre-Reg Line Regulation Regulator Compensation V <sub>CC</sub> Supply Voltage | LNR<br>I <sub>SRC</sub> | | | 100 | | | | Regulator Compensation V <sub>CC</sub> Supply Voltage | I <sub>SRC</sub> | Voc - 12 V | | | | mV | | V <sub>CC</sub> Supply Voltage | | Voc = 12 V | | 0.05 | | %/V | | V <sub>CC</sub> Supply Voltage | I <sub>SNK</sub> | | - 35 | - 20 | - 10 | | | | | A CC — 15 A | 40 | 87 | 130 | μΑ | | | | | | | | | | V <sub>CC</sub> Range | V <sub>CC</sub> | | 10.5 | 12 | 13.2 | V | | Shut Down Current | I <sub>SD</sub> | V <sub>INDET</sub> = 0 V | 50 | 150 | 350 | μΑ | | Quiescent Current | ΙQ | V <sub>INDET</sub> < V <sub>REF</sub> | 3.0 | 4 | 5.2 | | | Supply Current | I <sub>CC</sub> | V <sub>INDET</sub> > V <sub>REF</sub> | 5.0 | 6.6 | 8.5 | mA | | UVLO OFF-Threshold | UVLO <sub>H</sub> | V <sub>CC</sub> rising | 7.6 | 9.0 | 10 | | | Hysteresis | H <sub>UVLO</sub> | | | 1.2 | | V | | V <sub>CC</sub> Clamp Voltage | V <sub>CLAMP</sub> | Force 20 mA into V <sub>CC</sub> | 14 | 15.3 | 16.2 | | | Current Sense | | | | | | | | Current Limit Threshold 1 (MOC) <sup>a</sup> | $V_{MOC}$ | I <sub>SS</sub> = 20 μA | 105 | 130 | 160 | | | Current Limit Threshold 2 (SOC) <sup>b</sup> | V <sub>SOC</sub> | I <sub>SS</sub> = 400 nA | 165 | 200 | 235 | mV | | CS to DL Delay | T <sub>D</sub> | | | 150 | | | | Leading Edge Blanking Period | T <sub>BL</sub> | DL <sub>(ON)</sub> blanking time | | 20 | | ns | | Pulse Width Modulator | | (3.1) | | | | | | Maximum Duty Cycle <sup>c</sup> | D <sub>MAX</sub> | V <sub>IN</sub> = 42 V, V <sub>INDET</sub> = 4.2 V | | 47 | 50 | | | Maximum Duty Cycle Asymmetry | | | | 1 | | % | | R <sub>DB</sub> Voltage | $V_{RDB}$ | V <sub>IN</sub> = 42 V, V <sub>INDET</sub> = 4.2 V | | 2.06 | | V | | Oscillator | | | | | | | | Oscillator Frequency <sup>d</sup> | Fosc | | 680 | 800 | 920 | kHz | | Oscillator Bias Voltage | V <sub>ROSC</sub> | | | 2.36 | | V | | Soft Start | | | | 1 | | | | Soft Start Charging Current | I <sub>SS</sub> | V <sub>SS</sub> = 0 | - 26 | - 20 | - 14 | μΑ | | SS Ramp Completion Voltage | V <sub>SS</sub> | | | 4.5 | | V | | MOC Discharge Current | I <sub>DSS1</sub> | CS = V <sub>MOC</sub> | 14 | 20 | 26 | μΑ | | SOC Discharge Current | I <sub>DSS2</sub> | CS = V <sub>SOC</sub> | | 400 | | nA | | Reset Voltage | V <sub>SSL</sub> | CS < V <sub>MOC</sub> | | 0.25 | | V | | Reference | 332 | | | <u> </u> | | | | Output Voltage | $V_{REF}$ | V <sub>CC</sub> = 12 V | 3.2 | 3.3 | 3.4 | V | | Short Circuit Current | I <sub>REFSC</sub> | V <sub>REF</sub> = 0 V | - 50 | - 42 | | mA | | Load Regulation | $\Delta V_R/\Delta I_R$ | $0 \text{ mA} \le I_{\text{LOAD}} \le 2.5 \text{ mA}$ | - 33 | - 16 | | mV | ## SiP11205 Vishay Siliconix | SPECIFICATIONS | | | | | | | |----------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------|----------| | | | Test Conditions Unless Otherwise Specified $T_A = -40 ^{\circ}\text{C to} + 85 ^{\circ}\text{C}, F_{OSC} = 800 \text{kHz}, \\ 10.5 \text{V} \leq \text{V}_{CC} \leq 13.2 \text{V}, \text{V}_{\text{INDET}} = 4.8 \text{V}, \\ \text{V}_{\text{IN}} = 48 \text{V}, \text{R}_{\text{DB1}} = 47.5 \text{k}\Omega, \text{R}_{\text{DB2}} = 28.7 \text{k}\Omega, \\ \end{array}$ | Limits | | | | | Parameter | Symbol | $R_{OSC} = 47.5 \text{ k}\Omega$ , $C_{OSC} = 100 \text{ pF}$ | Min. | Тур. | Max. | Unit | | V <sub>INDET</sub> Function | | | • | | | <u>I</u> | | V <sub>INDET</sub> Pin Input Impedance | R <sub>VINDET</sub> | | 30 | 46 | 70 | kΩ | | Shutdown Threshold High Voltage | V <sub>SDH</sub> | V <sub>INDET</sub> rising, V <sub>REF</sub> on | 0.33 | 0.58 | 0.76 | | | Shutdown Hysteresis Voltage | H <sub>SD</sub> | | | 0.15 | | v | | Under Voltage OFF Voltage | V <sub>UVH</sub> | V <sub>INDET</sub> rising at I <sub>CC</sub> | 3.14 | 3.3 | 3.46 | V | | Under Voltage Hysteresis Voltage | H <sub>UV</sub> | | | 0.26 | | | | Over Temperature Protection (OT | TP) | | • | | | | | Activating Temperature | OTP <sub>ON</sub> | $T_J$ rising | | 160 | | °C | | De-Activating Temperature | OTP <sub>OFF</sub> | T <sub>J</sub> falling | | 145 | | | | High-Side MOSFET Driver (DH O | utput) | | | | | | | Output High Voltage (differential) | $V_{DHH}$ | Sourcing 10 mA, V <sub>DH</sub> - V <sub>BST</sub> | - 0.3 | | | V | | Output Low Voltage (differential) | $V_{DHL}$ | Sinking 10 mA, V <sub>DH</sub> -V <sub>LX</sub> | | | 0.3 | v | | Peak Output Sourcing Current | I <sub>DHH</sub> | V <sub>CC</sub> = 10.5 V, C <sub>LOAD</sub> = 3 nF | | - 2.2 | | Α | | Peak Output Sinking Current | I <sub>DHL</sub> | VCC = 10.3 V, OLOAD = 3111 | | 1.6 | | _ A | | Driver Frequency | F <sub>DH</sub> | | 340 | 400 | 460 | kHz | | Rise Time | t <sub>HR</sub> | C <sub>LOAD</sub> = 3 nF | | 20 | | | | Fall Time | t <sub>HF</sub> | C <sub>LOAD</sub> = 3 nF | | 20 | | ns | | Boost Pin Current (switching) | I <sub>BST</sub> | $V_{IX} = 75 \text{ V}, V_{BST} = V_{IX} + V_{CC}$ | 1.3 | 2.6 | 3.9 | A | | LX Pin Current (switching) | I <sub>LX</sub> | $\mathbf{v}_{LX} = 75 \mathbf{v}, \mathbf{v}_{BST} = \mathbf{v}_{LX} + \mathbf{v}_{CC}$ | - 2.1 | - 1.4 | - 0.7 | mA | | LX Pin Leakage Current | I <sub>LX-LKG</sub> | V <sub>INDET</sub> = 0 V, V <sub>LX</sub> = 40 V | | | 10 | μΑ | | Low-Side MOSFET Driver (DL Ou | itput) | | | | | | | Output High Voltage (differential) | $V_{DLH}$ | Sourcing 10 mA, V <sub>DL</sub> - V <sub>CC</sub> | - 0.3 | | | V | | Output Low Voltage (differential) | $V_{DLL}$ | Sinking 10 mA, V <sub>DL</sub> - V <sub>AGND</sub> | | | 0.3 | v | | Peak Output Sourcing Current | I <sub>DLH</sub> | V <sub>CC</sub> = 10.5 V, C <sub>LOAD</sub> = 3 nF | | - 1.6 | | Α | | Peak Output Sinking Current | I <sub>DLL</sub> | ACC = 10.3 A, OFOAD = 2.111 | | 1.6 | | _ ^ | | Driver Frequency | $F_DL$ | | 340 | 400 | 460 | kHz | | Rise Time | t <sub>LR</sub> | C <sub>LOAD</sub> = 3 nF | | 20 | | no | | Fall Time | t <sub>LF</sub> | C <sub>LOAD</sub> = 3 nF | | 20 | | ns | - a. MOC stands for moderate overcurrent voltage at CS pin. b. SOC stands for severe overcurrent voltage at CS pin. c. The maximum duty cycle is set by the resistor ratio (R<sub>DB1</sub>/R<sub>DB2</sub>) from pin R<sub>DB</sub> to V<sub>REF</sub> at minimum V<sub>IN</sub> = 42 V. d. Not tested. Guaranteed by driver frequency test. The driver frequency is half of the oscillator frequency. #### **PACKAGE AND PIN CONFIGURATION** #### MLP44-16 PowerPAK Package TSSOP-16 PowerPAK Package Notes: For MLP44-16 package the bottom pin 1 indicator is connected to EPAD or AGND. | TSSOP-16 | MLP44-16 | Symbol | Description | | |----------|----------|--------------------|-------------------------------------------------------------------------|--| | 3 | 1 | V <sub>CC</sub> | Pre-regulator output and supply voltage for internal circuitry | | | 4 | 2 | COMP | Pre-regulator compensation pin | | | 5 | 3 | CS | Current sense comparator input | | | 6 | 4 | AGND | Analog ground (connected to package's exposed pad) | | | 7 | 5 | $V_{REF}$ | 3.3 V reference output and bypass capacitor connection pin | | | 8 | 6 | R <sub>OSC</sub> | Oscillator resistor connection | | | 9 | 7 | C <sub>OSC</sub> | Oscillator capacitor connection and external frequency sync. connection | | | 10 | 8 | R <sub>DB</sub> | Dead time setting resistor connection | | | 11 | 9 | SS | Soft start capacitor connection | | | 12 | 10 | PGND | Power ground | | | 13 | 11 | DL | Primary low-side MOSFET drive signal | | | 14 | 12 | LX | High-side MOSFET source and transformer connection node | | | 15 | 13 | DH | Primary high-side MOSFET drive signal | | | 16 | 14 | BST | Bootstrap voltage pin for the high-side driver | | | 1 | 15 | V <sub>INDET</sub> | Shut down/under voltage/enable control pin | | | 2 | 16 | V <sub>IN</sub> | High voltage pre-regulator input | | | ORDERING INFORMATION | | | | | | |----------------------|----------|---------|--------------------|--|--| | Part Number | Package | Marking | Temperature | | | | SiP11205DQP-T1-E3 | TSSOP-16 | 11205 | - 40 °C to + 85 °C | | | | SiP11205DLP-T1-E3 | MLP44-16 | 11205 | - 40 0 10 + 65 0 | | | #### TIMING DIAGRAM AND SOFT START DUTY CYCLE CONTROL #### **HICCUP RESPONSE TO MODERATE OVERCURRENT FAULTS** Over current protection operation showing reduction in duty cycle down to the hiccup trigger point. SS continues to discharge down to 250 mV (400 nA $I_{DISCHARGE}$ ), and then will recharge at 20 $\mu$ A. # VISHAY. #### **FEED-FORWARD FUNCTION DIAGRAM** #### **CIRCUIT FOR FREQUENCY SYNCHRONIZATION** #### **DETAILED OPERATIONAL DESCRIPTION** #### Start Up The controller supply (V<sub>CC</sub>) is linearly regulated up to its target voltage V<sub>REG</sub> by the on chip pre-regulator circuit. During power up with V<sub>INDET</sub> ramping up from GND, the V<sub>CC</sub> capacitor minimum charge current is 20 mA and the pre-regulator voltage is typically 9.3 V. As V<sub>INDET</sub> exceeds V<sub>REF</sub>, the DL/DH outputs are capable of driving 3 nF MOSFET gate capacitances and hence the pre-regulator load regulation can easily handle 120 µA to 20 mA load step with a typical load regulation of 1 %. Startup current into the external V<sub>CC</sub> capacitor is limited to typically 20 mA by the internal N-Channel DMOS in the pre-regulator unless an external power source is connected to V<sub>CC</sub> pin. This source may be a DC supply or from external VIN by connecting a PNP pass transistor between $V_{\text{IN}}$ and $V_{\text{CC}}$ . The $V_{\text{CC}}$ pin is protected by a 20 mA clamp when this pin exceeds 14.5 V. The clamp turns on when $V_{CC}$ is between 14.5 and 16 V. When V<sub>CC</sub> exceeds the UVLO voltage (UVLO<sub>H</sub>) a soft start cycle of the switch mode supply is initiated. The V<sub>CC</sub> supply continues to be charged by the pre-regulator until $V_{CC}$ equals V<sub>REG</sub>. During this period, between UVLO<sub>H</sub> and V<sub>REG</sub>, excessive load may result in V<sub>CC</sub> falling below UVLO<sub>H</sub> and stopping switch mode operation. This situation is avoided by the hysteresis between $\rm V_{REG}$ and UVLO Off-Threshold level $\rm UVLO_L.$ #### **PWM Operation** During startup, DL always turns on before DH and both switch on and off at half the oscillator frequency. The SS comparator compares the SS ramp with the oscillator ramp hence the duty cycle increases as $V_{SS}$ increases. When SS ramp reaches a voltage that equals to $R_{DB}$ voltage, the PWM comparator, which compares $R_{DB}$ voltage to the oscillator ramp, takes over and the maximum duty cycle is now set by the oscillator ramp and $R_{DB}$ voltage. Refer to "Timing diagram and soft start duty cycle control" graph for better understanding. After soft start completion the duty cycle is modulated by the feed-forward voltage $V_{FF} = V_{ROSC} = V_{INDET}/2$ . Since the oscillator frequency is fixed, the ramp amplitude must increase to reduce the duty cycle set by $R_{DB}$ . Mathematically, the total duty cycle is determined by the following formula: $D_{TOTAL} = V_{RDB}/(V_{INDET}/2) = 2 \times V_{REF} \times R_{DB1}/(R_{DB1} + R_{DB2})/V_{INDET}$ And the duty cycle on DL or DH will then be approximately half of $D_{TOTAL}$ . Please note that due to oscillator comparator overshoot the exact duty cycle calculated using above formula may be slightly different. To better understand the PWM operation during start up refer to "Timing Diagram and Soft Start Duty Cycle Control" graph, for PWM operation after start up see "Feed-Forward Function Diagram". For each specific application the $R_{DB1}/R_{DB2}$ ratio must be chosen to provide maximum duty cycle with appropriate dead time at minimum supply voltage. The voltage at $R_{DB}$ pin that corresponds to maximum duty cycle at minimum input voltage can be determined by applying a precise voltage source on this pin for the dead time required. The SiP11205 has a stable 3.3 V reference with 3 % temperature accuracy, so a typical 3 % duty variation and 1 % DL/DH matching can be achieved. There will be 0.75 % duty reduction for each 1 V increase in the $V_{IN}$ supply range. For better system efficiency it is recommended that the input voltage range be limited to 42 V to 55 V. #### **Soft Start** The soft start circuit plays an important role in protecting the controller. At startup it prevents high in-rush current. During a normal start-up sequence (V<sub>CS</sub> < V<sub>MOC</sub>. V<sub>CS</sub> is the voltage at CS pin), or following any event that would cause a hiccup-and-soft-start sequence, C<sub>SS</sub> will be charged from about 0 V to a final voltage of 2 V<sub>BE</sub> + V<sub>INDET</sub>/2 at a 20 $\mu$ A rate. As the voltage on the C<sub>SS</sub> rises towards the final voltage, the maximum permitted DL and DH duty cycles will increase from 0 % to a maximum defined by the R<sub>DB</sub> resistor divider. When a mild fault condition is detected (V\_{CS} = V\_{MOC}), $C_{SS}$ goes into a hiccup mode until fault condition is removed. The hiccup is activated when $C_{SS}$ discharges to 0.85 $V_{SS}$ at 20 $\mu A$ and subsequently at 0.4 $\mu A$ until the fault condition is removed. Refer to "Fault Conditions and Responses" for details. #### **Fault Conditions and Responses** The faults that can cause a hiccup-and-retry cycle are moderate over-current (MOC), severe over-current (SOC), chip level UVLO, system level UVLO, and over temperature protection (OTP). Prior to detailing the various fault conditions and responses, some definitions are given: - A complete switching period, T, consists of two oscillator cycles T<sub>DL</sub> and T<sub>DH</sub>. - 2. T<sub>DL</sub> (T<sub>DH</sub>) is the oscillator cycle during which the DL (DH) output is in the high state. - 3. T is defined as starting at the beginning of $T_{\rm DL}$ , and terminating at the end of $T_{\rm DH}$ . Response to MOC Faults (V<sub>MOC</sub> < V<sub>CS</sub> < V<sub>SOC</sub>): Once SiP11205 has completed a normal soft-start cycle, $V_{SS}$ will be clamped at the final voltage, allowing the maximum possible duty cycle on DL and DH. If an MOC fault occurs following the start-up (due to a condition such as an excessive load on the converter's output), SiP11205 will respond by gradually reducing the available maximum duty cycle of its DL and DH outputs each to be equal to approximately 42 % of their possible 47 % maximum values. This is before any effects of deadtime introduced by $R_{DB}$ are added in. This reduction in available maximum duty cycle is achieved by reducing the voltage on the SS pin to 4 V, as follows: - 1. If $V_{MOC} < V_{CS} < V_{SOC}$ at any time during $T_{DL}$ , a current of 20 $\mu A$ will be drawn out of the SS pin until the beginning of the next $T_{DL}$ . - 2. If the voltage on the SS pin remains above the value that would allow an available maximum DL and DH duty cycle of 42 %, SiP11205 will continue operating. - If the voltage on the SS pin goes below the value that would allow an available maximum DL and DH duty cycle of 42 %, a hiccup interval is started, during which both DL and DH are held in their low states. - 4. The SS pin is discharged towards 0 V by a 400 nA sink current. - The hiccup interval is terminated when the SS pin is discharged to 0.25 V. After the above actions have been taken switching on the DL and DH outputs will then resume with a normal soft-start cycle. Response to MOC faults is enabled after the successful completion of any normal soft-start cycle. Response to SOC Faults ( $V_{CS} > V_{SOC}$ ): This is an immediate, single-cycle response over current shutdown, followed by a hiccup delay and a normal soft-start cycle. Since this is a gross fault protection mechanism, its triggering mechanism is asynchronous to the timing of $T_{DL}$ and $T_{DH}$ . - If V<sub>CS</sub> > V<sub>SOC</sub>, a hiccup interval is started, during which both DL and DH are held in their low states. - The SS pin is discharged towards 0 V by a 400 nA sink current. - The hiccup interval is terminated when the SS pin is discharged to 0.25 V. - Switching on the DL and DH outputs will then resume with a normal soft-start cycle. Severe over current response is enabled at all times, including the initial ramp-up period of the soft-start pin. This allows SiP11205 to provide rapid fault protection for the converter's power train. Immediate Response to UVLO Faults: The under voltage protection conditions at converter-level ( $V_{INDET}$ pin UVLO) and chip-level ( $V_{CC}$ UVLO) will immediately trigger a shutdown-and-retry SS response, with the restart requirements being that: - 1. The SS pin has been discharged at a 20 $\mu\text{A}$ rate to the 0.25 V level. - The affected supply has recovered to its turn-on threshold. Once these conditions are met, switching will resume with a normal soft-start cycle. Response to UVLO faults is enabled at all times, including the initial ramp-up period of the softstart pin. Immediate Response to an OTP Condition: Failure of the application circuit to provide an external voltage to the $V_{CC}$ pin above the $V_{REG}$ level may result in an OTP condition ( $T_J > OTP_{ON}$ ). Other conditions, such as excessive ambient temperature or, where applicable, failure of airflow over the DC-DC converter circuit, can also trigger an OTP condition. An OTP condition will immediately trigger a shutdown-and-retry soft start response, with the restart requirements being that: - The SS pin has been discharged at a 20 μA rate to the 0.25 V level. - The chip junction temperature has fallen below the lower OTP threshold. Once these conditions are met, switching will resume with a normal soft-start cycle. Response to the OTP condition is enabled at all times, including the initial ramp-up period of the soft-start pin. #### Reference The reference voltage of SiP11205 is set at 3.3 V at $V_{REF}$ pin. This pin should be decoupled externally with a 0.1 $\mu$ F to 1 $\mu$ F capacitor to GND. Up to 5 mA may be drawn internally from this reference to power external circuits. Note that if the $V_{INDET}$ pin is pulled below 0.55 V (typical), the reference will be turned off, and SiP11205 will enter a low-power "standby" mode. During startup or when $V_{REF}$ is accidentally shorted to ground, this pin has internal short circuit protection limiting the source current to 50 mA. $V_{REF}$ load regulation for 5 mA step is typically 0.45 %. #### Oscillator The oscillator is designed to operate from 200 kHz to 1 MHz with temperature stability within 15 %. This operating frequency range allows the converter to minimize the inductor and capacitor size, improving the power density of the converter. The oscillator frequency, and therefore the switching frequency, is programmable by the value of resistor and capacitor connected to the $R_{\rm OSC}$ and $C_{\rm OSC}$ pins respectively. Note that the switching frequency at pins DL and DH is half of the oscillator frequency, i.e., the DL output will be active during one oscillator cycle, and the DH during the next oscillator cycle. The feed-forward voltage appears at pin $R_{OSC}$ and equals to $V_{INDET}/2$ . This voltage sets the peak voltage of the oscillator waveform. Therefore the higher input voltage the higher $V_{INDET}/2$ and the higher oscillator peak voltage. The pulse width of the drive signals DL and DH is then generated by comparing the voltage at $R_{DB}$ pin with the oscillator output saw tooth. The voltage at $R_{DB}$ pin is fixed so the higher input voltage the narrower DL/DH pulse width and the lower the duty cycle. (See Feed-forward Function Diagram.) #### VINDET The $V_{INDET}$ pin controls several modes of operation and the modes of operation are controlled by shutdown ( $V_{SD}$ ) and under voltage ( $V_{UV}$ ) comparators (see block diagram). When the IC is powered solely by $V_{IN}$ and $V_{INDET}$ is less than $V_{SDH}$ due to some external reset condition the pre-regulator is in low power standby mode and the internal bias network is powered down. When $V_{INDET}$ is greater than $V_{SDH}$ but less than $V_{REF}$ and $V_{CC}$ is forced to 12 V the pre-regulator shuts off drawing only leakage current from $V_{IN}$ and quiescent current from $V_{CC}$ . In this mode the controller output drivers remains static (non-switching). When $V_{INDET}$ is above $V_{REF}$ the controller is enabled and both drivers are switching at half the oscillator frequency. If SiP11205 is shut down via this pin, its restart will be by means of a soft-start cycle, as described under "Soft Start" and "Hiccup-Mode Operation" above. The input impedance to ground of this pin is typically $46K \pm 30$ % and must be taken into account when designing the feed-forward compensation. An external 10:1 resistor divider ratio of supply voltage to $V_{INDET}$ pin is required in a typical application. #### **Primary Side MOSFET Drivers** The low-side MOSFET driver is powered directly from $V_{CC}$ of the chip. The high-side MOSFET however requires the gate voltage to be higher than $V_{IN}$ . This is achieved with a charge pump capacitor $C_{BST}$ between BST and LX, and an external diode to charge and bootstrap the initial charge up voltage across $C_{BST}$ to $V_{CC}$ level. On the alternate oscillator cycle the boost diode isolates BST from $V_{IN}$ and hence BST and LX steps up to $V_{IN}$ + $V_{CC}$ and $V_{IN}$ , respectively. This sequencing insures that DL will always turn on before DH during start-up. The boost capacitor value must be chosen to meet the application droop rate requirement. #### **External Frequency Synchronization** The oscillator frequency of this IC can be synchronized to an external source with a simple circuit shown in "Circuit for Frequency Synchronization" diagram. The synchronized frequency should not exceed 1.4 times the set frequency, and the synchronized frequency range should not exceed the IC frequency range. **V<sub>UV</sub> vs. Temperature** V<sub>SD</sub> vs. Temperature I<sub>VIN</sub> vs. Temperature I<sub>CC</sub> and I<sub>Q</sub> vs. Temperature I<sub>SD</sub> vs. Temperature # VISHAY. **UVLO vs. Temperature** I<sub>DSS1</sub> vs. Temperature 6.0 5.5 7.5 V 5.0 4.5 Vss (V) 4.8 V 4.0 3.5 3.0 **V**<sub>INDET</sub> = 3.6 **V** 2.5 2.0 - 40 - 15 10 60 135 Temperature (°C) V<sub>SS</sub> vs. Temperature I<sub>SS</sub> vs. Temperature I<sub>VINSD</sub> vs. Temperature DL R<sub>DSN</sub> vs. Temperature DH R<sub>DSN</sub> vs. Temperature F<sub>DL</sub>/F<sub>DH</sub> vs. Temperature DL R<sub>DSP</sub> vs. Temperature $\ \, {\rm DH} \,\, {\rm R}_{\rm DSP} \,\, {\rm vs.} \,\, {\rm Temperature} \\$ **V<sub>REF</sub> vs. Temperature** ## VISHAY. $V_{RDB}$ vs. $V_{IN}$ **V<sub>RDB</sub>** Temperature Coefficient **V<sub>RDB</sub>** Temperature Coefficient **Duty vs. Temperature** R<sub>VINDET</sub> vs. Temperature 225 200 $V_{SOC}$ 175 Vcs (mV) 150 $V_{\text{MOC}}$ 125 100 - 40 - 15 10 35 60 85 110 135 Temperature (°C) V<sub>CS</sub> vs. Temperature Efficiency vs. Current # VISHAY. #### **TYPICAL WAVEFORMS** Primary Drive Signal DL vs. Inductor Voltage **Hiccup when Output Shorted** Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?69233">http://www.vishay.com/ppg?69233</a>. #### POWER IC THERMALLY ENHANCED PowerPAK® TSSOP: 14/16-LEAD **TOP VIEW** Document Number: 72778 www.vishay.com 31-Mar-05 1 of 2 #### POWER IC THERMALLY ENHANCED PowerPAK® TSSOP: 14/16-LEAD | | МІ | LLIMETE | RS | ı | NCHES* | , | | | |----------------------|-------------------|-------------|-------|------------|------------|--------|--|--| | Dim | Min | Nom | Max | Min | Nom | Max | | | | Α | - | - | 1.20 | - | - | 0.0472 | | | | A <sub>1</sub> | 0.025 | - | 0.100 | 0.001 | - | 0.0039 | | | | A <sub>2</sub> | 0.80 | 0.90 | 1.05 | 0.0315 | 0.0354 | 0.0413 | | | | b | 0.19 | - | 0.30 | 0.0075 | - | 0.0118 | | | | b1 | 0.19 | 0.22 | 0.25 | 0.0075 | 0.0087 | 0.0098 | | | | С | 0.09 | - | 0.20 | 0.0035 | - | 0.0079 | | | | с1 | 0.09 | - | 0.16 | 0.0035 | - | 0.0063 | | | | D | 4.9 | 5.0 | 5.1 | 0.1929 | 0.1968 | 0.2008 | | | | е | | 0.65 BSC | | | 0.0256 BSC | | | | | Е | 6.2 | 6.4 | 6.6 | 0.2441 | 0.2520 | 0.2598 | | | | E <sub>1</sub> | 4.3 | 4.4 | 4.5 | 0.1693 | 0.1732 | 0.1772 | | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | | L1 | 1.0 REF | | | 0.0394 REF | | | | | | R | 0.09 | - | - | 0.0035 | - | - | | | | R1 | 0.09 | - | - | 0.0035 | - | - | | | | θ1 | 0 | - | 0 | 0 | - | 0 | | | | N (14) | | 14 | | | 14 | | | | | N (16) | | 16 | | 16 | | | | | | Χ | 2.95 | 3.0 | 3.05 | 0.116 | 0.118 | 0.120 | | | | Y (14) | 3.15 | 3.2 | 3.25 | 0.124 | 0.126 | 0.128 | | | | Y (16) | 2.95 | 3.0 | 3.05 | 0.116 | 0.118 | 0.120 | | | | aaa | | 0.10 | | | 0.0039 | | | | | bbb | | 0.10 | | | 0.0039 | | | | | ccc | | 0.05 | | | 0.0020 | | | | | ddd | | 0.20 | | | 0.0079 | | | | | ECN: S-50<br>DWG: 59 | )568—Rev. E<br>13 | , 04-Apr-05 | | | | | | | \*Dimensions are in mm converted to inches. #### NOTES: - 1. All dimensions are in millimeters (angles in degrees). - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 2 Dimension "D" does not include mold flash, protrusions or gate burrs. - 4. Dimension "E1" does not include internal flash or protrusion. - $\sqrt{5}$ Dimension "b" does not include Dambar protrusion. - 6. "N" is the maximum number of lead terminal positions for the specified package length. - ↑ Datums and to be determined at datum plane . - 8 Dimensions "D" and "E1" are to be determined at datum plane $\overline{H}$ . - 9. Cross section B-B to be determined at 0.10 to 0.25 mm from the lead tip. - 10. Refer to JEDEC MO-153, Issue C., Variation ABT. - 11. Exposed pad will depend on the pad size of the L/F. www.vishay.com Document Number: 72778 2 of 2 31-Mar-05 #### PowerPAK® MLP44-16 (POWER IC ONLY) JEDEC Part Number: MO-220 Document Number: 72802 Detail A 16-May-05 $N \times b \sqrt{5}$ bbb M C A B Bottom View Even Terminal/Side Odd Terminal/Side Detail B ## **Package Information** ## **Vishay Siliconix** JEDEC Part Number: MO-220 | | MII | LLIMETEF | RS* | S* INCH | | S* INCHES | | | | |-----|----------|----------|------|----------|------------|-----------|-------|--|--| | Dim | Min | Nom | Max | Min | Nom | Max | Notes | | | | Α | 0.80 | 0.90 | 1.00 | 0.0315 | 0.0354 | 0.0394 | | | | | A1 | 0 | 0.02 | 0.05 | 0 | 0.0008 | 0.0020 | | | | | A3 | - | 0.20 Ref | - | - | 0.0079 | - | | | | | AA | - | 0.345 | - | - | 0.0136 | - | | | | | aaa | - | 0.15 | - | - | 0.0059 | - | | | | | BB | - | 0.345 | - | - | 0.0136 | - | | | | | b | 0.25 | 0.30 | 0.35 | 0.0098 | 0.0118 | 0.138 | 5 | | | | bbb | - | 0.10 | - | - | 0.0039 | - | | | | | CC | - | 0.18 | - | - | 0.0071 | - | | | | | ccc | - | 0.10 | - | - | 0.0039 | - | | | | | D | | 4.00 BSC | | | 0.1575 BSC | | | | | | D2 | 2.55 | 2.7 | 2.8 | 0.1004 | 0.1063 | 0.1102 | | | | | DD | - | 0.18 | - | - | 0.0071 | - | | | | | Е | | 4.00 BSC | | | 0.1575 BSC | | | | | | E2 | 2.55 | 2.7 | 2.8 | 0.1004 | 0.1063 | 0.1102 | | | | | е | | 0.65 BSC | | | 0.0256 BSC | | | | | | L | 0.3 | 0.4 | 0.5 | 0.0118 | 0.0157 | 0.0197 | | | | | N | | 16 | | | 16 | | 3, 7 | | | | ND | - | 4 | - | - | 4 | _ | 6 | | | | NE | - | 4 | | - | 4 | _ | 6 | | | | r | b(min)/2 | - | - | b(min)/2 | - | - | | | | <sup>\*</sup> Use millimeters as the primary measurement. ECN: S-50794—Rev. B, 16-May-05 DWG: 5905 #### NOTES: - Dimensioning and tolerancing conform to ASME Y14.5M-1994. - All dimensions are in millimeters. All angels are in degrees. - 3. N is the total number of terminals. The terminal #1 identifier and terminal numbering convention shall conform to JESD 95-1 SPP-012. Details of terminal #1 identifier are optional, but must be located within the zone indicated. The terminal #1 identifier may be either a molded or marked feature. The X and Y dimension will vary according to lead counts. 5. Dimension b applies to metallized terminal and is measured between 0.25 mm and 0.30 mm from the terminal tip. $\sqrt{6.}$ ND and NE refer to the number of terminals on the D and E side respectively. Depopulation is possible in a symmetrical fashion. $\sqrt{8}$ Variation HHD is shown for illustration only. 9. Coplanarity applies to the exposed heat sink slug as well as the terminals. Document Number: 72802 www.vishay.com 16-May-05 ### **Legal Disclaimer Notice** Vishay #### **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links. Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.