



# **PS9551AL4**

**Data Sheet** 

R08DS0121EJ0100 Rev.1.00 Mar 20, 2014

### Optically Isolated Delta-Sigma Modulator

### **DESCRIPTION**

The PS9551AL4 is an optically isolated Delta – Sigma Modulator that includes high-Accuracy A/D convertor and converts an analog voltage input into one-bit data stream. PS9551AL4 provides Effective Number of Bit (ENOB) is 12 bits (typ) with a Sinc<sup>3</sup> digital filter.

The PS9551AL4 is designed specifically for high common mode transient immunity (CMR) and high linearity (nonlinearity). The PS9551AL4 is suitable for current sensing and voltage sensing in motor drives.

### **FEATURES**

- Internal Reference Voltage Tolerance (GE = ±1% MAX.)
- Effective Number of Bit (ENOB = 12 bits TYP.)
- Operating Ambient Temperature ( $TA = -40 \text{ to } 105^{\circ}\text{C}$ )
- Non-linearity (INL = 0.14% MAX.)
- Input Offset Voltage (Vos = 3 mV MAX.)
- Input Offset Voltage Drift vs. Temperature ( $|dVos/dTA| = 2 \mu V/^{\circ}C$  TYP.)
- Output Clock Frequency (fclk = 10 MHz TYP.)
- High common mode transient immunity (CMR= 15 kV/\(\mu\)s MIN.)
- Package: 8-pin DIP lead bending type (Gull-wing) for long creepage distance for surface mount (L4)
- Embossed tape product: PS9551AL4-E3: 1 000 pcs/reel
- · Pb-Free product
- <R> Safety standards
  - UL approved: No. E72422
  - CSA approved: No. CA 101391 (CA5A, CAN/CSA-C22.2 60065, 60950)
  - SEMKO approved (EN 60065, EN60950)
  - DIN EN 60747-5-5 (VDE 0884-5) approved (Option)

### **APPLICATIONS**

- · AC Servo, inverter
- Solar inverter
- · Measurement equipment



The revised points can be easily searched by copying an "<R>" in the PDF file and specifying it in the "Find what:" field.

## PACKAGE DIMENSIONS (UNIT: mm)

# Lead Bending Type (Gull-wing) For Long Creepage Distance For Surface Mount (L4)



## PHOTOCOUPLER CONSTRUCTION

| Parameter               | MIN.   |
|-------------------------|--------|
| Air Distance            | 8 mm   |
| Outer Creepage Distance | 8 mm   |
| Isolation Distance      | 0.4 mm |

### <R> MARKING EXAMPLE



### <R> ORDERING INFORMATION

| Part Number                   | Order Number                     | Solder Plating<br>Specification | Packing Style                                     | Safety Standard<br>Approval                       | Application Part<br>Number* <sup>1</sup> |
|-------------------------------|----------------------------------|---------------------------------|---------------------------------------------------|---------------------------------------------------|------------------------------------------|
| PS9551AL4<br>PS9551AL4-E3     | PS9551AL4-AX PS9551AL4-E3-AX     | Pb-Free<br>(Ni/Pd/Au)           | Magazine case 50 pcs Embossed Tape 1 000 pcs/reel | Standard products (UL, CSA, SEMKO approved)       | PS9551AL4                                |
| PS9551AL4-V<br>PS9551AL4-V-E3 | PS9551AL4-V-AX PS9551AL4-V-E3-AX |                                 | Magazine case 50 pcs Embossed Tape 1 000 pcs/reel | UL,CSA,SEMKO,<br>DIN EN 60747-5-5<br>(VDE 0884-5) |                                          |

<sup>\*1</sup> For the application of the Safety Standard, following part number should be used.

# <R> ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = 25°C, unless otherwise specified)

| Parameter                         | Symbol       | Ratings           | Unit    |
|-----------------------------------|--------------|-------------------|---------|
| Operating Ambient Temperature     | TA           | -40 to +105       | °C      |
| Storage Temperature               | Tstg         | -55 to +125       | °C      |
| Supply Voltage                    | VDD1, VDD2   | 0 to 5.5          | V       |
| Input Voltage                     | VIN+, VIN-   | -2 to VDD1 +0.5   | V       |
| 2 Seconds Transient Input Voltage | VIN+, VIN-   | −6 to VDD1 +0.5   | V       |
| Output Voltage                    | Vout+, Vout- | -0.5 to VDD2 +0.5 | V       |
| Isolation Voltage*1               | BV           | 5 000             | Vr.m.s. |

<sup>\*1</sup> AC voltage for 1 minute at T<sub>A</sub> = 25°C, RH = 60% between input and output. Pins 1-4 shorted together, 5-8 shorted together.

### <R> RECOMMENDED OPERATING CONDITIONS

| Parameter                             | Symbol     | MIN. | TYP. | MAX. | Unit |
|---------------------------------------|------------|------|------|------|------|
| Operating Ambient Temperature         | TA         | -40  |      | 105  | °C   |
| Supply Voltage                        | VDD1, VDD2 | 4.5  | 5    | 5.5  | ٧    |
| Input Voltage (Accurate and Linear)*1 | VIN+, VIN- | -200 |      | 200  | mV   |

<sup>\*1</sup> Using  $V_{IN-}$  = 0 V (to be connected to GND1) is recommended. Avoid using  $V_{IN-}$  of 2.5 V or more, because the internal test mode is activated when the voltage  $V_{IN-}$  reaches more than 2.5 V.

### <R> ELECTRICAL CHARACTERISTICS

(TYP.:  $T_A = 25^{\circ}C$ ,  $V_{IN+} = V_{IN-} = 0 V$ ,  $V_{DD1} = V_{DD2} = 5 V$ ,

MIN., MAX.: refer to RECOMMENDED OPERATING CONDITIONS, unless otherwise specified)

| Parameter                           | Symbol | Conditions                 | MIN.             | TYP. | MAX. | Unit  |
|-------------------------------------|--------|----------------------------|------------------|------|------|-------|
| Input Supply Current                | IDD1   | V <sub>IN+</sub> = 350 mV  |                  | 12   | 15   | mA    |
| Output Supply Current               | IDD2   | V <sub>IN+</sub> = -350 mV |                  | 6    | 15   | mA    |
| Input Bias Current                  | lin    |                            | -5               | -0.6 | 5    | μΑ    |
| Low Level Saturated Output Voltage  | Vol    | IOUT = 1.6 mA              |                  | 0.1  | 0.6  | V     |
| High Level Saturated Output Voltage | Vон    | Iouτ = -100 μA             | 3.9              | 4.9  |      | V     |
| Output Short-circuit Current        | losc   | Vout = VDD2 or Vout = GND2 |                  | 17   | 40   | mA    |
| Equivalent Input Resistance         | Rin    |                            |                  | 450  |      | kΩ    |
| Output Clock Frequency              | fclk   |                            | 8.2              | 10   | 13.2 | MHz   |
| Isolation Resistance                | Rı-o   | VI-O = 1 kVDC, TA = 25°C   | 10 <sup>11</sup> |      |      | Ω     |
| Isolation Capacitance               | Cı-o   | f = 1 MHz                  |                  | 0.7  |      | pF    |
| Data Hold Time *1                   | thddat |                            | 4                | 10   | 16   | ns    |
| Common Mode Transient Immunity *2   | CMR    | Vcm = 1 kV, Ta = 25°C      | 15               |      |      | kV/μs |

\*1 The data hold time (thddat) is that the data (MDAT) will stay stable following the rising edge of the clock (MCLK). thddat is shown in the below timing chart.



Fig. Timing Chart

\*2 Common Mode Transient Immunity (CMR) is specified by the rate of rise / fall of a pulse applied between GND1 on the input side and GND2 on the output side (pins 4 and 5) by using the circuit shown in **Fig. 6 CMR Test Circuit**. CMR is defined at the point that clock signals are corrupted.

# <R> ELECTRICAL CHARACTERISTICS (Tested with Sinc<sup>3</sup> filter, 256 decimation ratio.) (TYP.: T<sub>A</sub> = 25°C, V<sub>IN+</sub> = V<sub>IN-</sub> = 0 V, V<sub>DD1</sub> = V<sub>DD2</sub> = 5 V, MIN., MAX.: refer to RECOMMENDED OPERATING CONDITIONS, unless otherwise specified)

| Parameter                                             | Symbol      | Conditions                          | MIN. | TYP. | MAX. | Unit   |
|-------------------------------------------------------|-------------|-------------------------------------|------|------|------|--------|
| Internal Nam line outto. *3                           |             |                                     |      | 3    | 30   | LSB    |
| Integral Non-linearity *3                             | INL         | _200 mV ≤ V <sub>IN+</sub> ≤ 200 mV |      | 0.01 | 0.14 | %      |
| Differential Non-linearity *4                         | DNL         | -200 mV ≤ VIN+ ≤ 200 mV             |      |      | 1    | LSB    |
| Input Offset Voltage *5                               | Vos         |                                     | -3   | 0    | 3    | mV     |
| Input Offset Voltage Drift vs. Temperature            | dVos/dTa    |                                     |      | 2    | 10   | μV/°C  |
| Input Offset Voltage Drift vs. Supply Voltage         | dVos/dVDD1  |                                     |      | 0.1  |      | mV/V   |
| Internal Reference Voltage *6                         | VREF        |                                     |      | 320  |      | mV     |
| Absolute Internal Reference                           | 0-          | TA = 25°C                           | -1   |      | 1    | %      |
| Voltage Tolerance                                     | GE          | TA = -40 to 105°C                   | -4   |      | 4    | %      |
| Internal Reference Voltage Drift vs. Temperature      | dVREF/dTA   |                                     |      | 60   |      | ppm/°C |
| Internal Reference Voltage Drift vs. Supply Voltage   | dVREF/dVDD1 |                                     |      | 0.2  |      | mV/V   |
| Input DC Common-Mode<br>Rejection Ratio <sup>*7</sup> | CMRRIN      |                                     |      | 70   |      | dB     |

\*3 Integral non-linearity (INL) is the maximum deviation between the ideal conversion line (best-fit line) and measured points. The best-fit line is obtained by using the least-squares method from the differential input voltage (VIN+ – VIN-: VIN+ = -200 mV to 200 mV, VIN- = 0 V) and the output data that is measured under the circuit shown in **Fig. 7 INL Test Circuit**. INL is defined as the ratio (%) obtained by dividing [Half of the peak to peak value of the deviation] by [full-scale differential input voltage 400 mV].

For example, if the differential input voltage is  $V_{IN+} = -200$  mV to 200 mV, and the peak to peak value of the deviation is 1.12 mV, Integral non-linearity is obtained as follows:

 $INL = 1.12 \text{ mV/}(2 \times 400 \text{ mV}) = 0.14\%$ 

And Input Full-Scale 640 mV (-320 to 320 mV) of PS9551A is assigned 15 bits ( $2^{15} = 32768$ ).

Therefore, Least Significant Bit (LSB) is 19.5  $\mu$ V.

By LSB indication, above-mentioned INL is 1.12 mV/( $2 \times 0.0195$  mV) = 29 LSBs.

- \*4 Differential non-linearity (DNL) is the difference between a measured code width and ideal 1 LSB in the ADC transfer curve.
- \*5 Input offset voltage (Vos) is a measured value after Sinc<sup>3</sup> digital filter when the input voltage is 0 V (Vin+ = Vin- = 0 V).
- \*6 Absolute Internal Reference Voltage Tolerance (GE) is the gap rate between the ideal conversion line slope (Slope = 1) and a best-fit line slope that provided by the least-squares method from a real conversion level output for the differential input voltage (VIN+ VIN-: VIN+ = -200 mV to 200 mV, VIN- = 0 V).
- \*7 Input DC Common-Mode Rejection Ratio (CMRR<sub>IN</sub>) is the ratio of the differential signal (VIN+ = -200 mV to 200 mV, VIN- = 0 V) to the common-mode signal (VIN+ = VIN- = -200 mV to 200 mV: Both input pins are connected). CMRR<sub>IN</sub> is defined as follows,

CMRRIN (dB) = 20log (Vdo/Vco)

Vdo : Output voltage when the differential signal voltage input Vco : Output voltage when the common-mode signal voltage input



<R> ELECTRICAL CHARACTERISTICS (Tested with Sinc<sup>3</sup> filter, 256 decimation ratio.) (TYP.: T<sub>A</sub> = 25°C, V<sub>IN+</sub> = V<sub>IN-</sub> = 0 V, V<sub>DD1</sub> = V<sub>DD2</sub> = 5 V, MIN., MAX.: refer to RECOMMENDED OPERATING CONDITIONS, unless otherwise specified)

| Parameter                                | Symbol | Conditions                | MIN. | TYP. | MAX. | Unit |
|------------------------------------------|--------|---------------------------|------|------|------|------|
| Signal to Noise Ratio *8                 | SNR    | VIN+ = 35 Hz, 400 mVpk-pk | 62   | 74   |      | dB   |
| Total Harmonic Distortion *9             | THD    | (141 mVr.m.s.) sine wave  |      | -80  |      | dB   |
| Signal to Noise and Distortion Ratio *10 | SNDR   |                           |      | 72   |      | dB   |
| Effective Number of Bit *11              | ENOB   |                           | 10   | 12   |      | bits |

\*8 Signal to Noise Ratio (SNR) is the ratio of the AC signal power to the noise power that excludes harmonic signals and DC. SNR is defined as follows,

SNR (dB) = 10log(Ps/PN)

Ps: Signal power (fundamental)

PN: Noise power (excluding harmonic signals and DC)

\*9 Total Harmonic Distortion (THD) is the ratio of the AC signal power (fundamental) to the sum of harmonic signals that are occurred by the non-linearity. THD is defined as follows,

THD (dB) =  $10\log((PH2 + PH3 + ... + PH5)/Ps)$ 

Ps: Signal power (fundamental)

PH2, PH3 ... PH5: Second through fifth harmonics power

\*10 Signal to Noise and Distortion ratio (SNDR) is the ratio of the AC signal power (fundamental) to the noise power plus distortion power. SNDR is defined as follows,

SNDR (dB) =  $10\log(Ps/(PN + PH2 + PH3 + ... + PH5))$ 

Ps: Signal power (fundamental)

PN: Noise power (excluding harmonic signals and DC)

PH2, PH3 ... PH5: Second through fifth harmonics power

\*11 Effective Number of Bit (ENOB) is the effective resolution of ADC that is considered the noise.

ENOB is defined as follows.

ENOB (bits) = (SNR-1.76)/6.02

### <R> TEST CIRCUIT





Fig.7 Vos, INL, DNL, GE, SNR, THD, SNDR, ENOB Test Circuit



# <R> TYPICAL CHARACTERISTICS (T<sub>A</sub> = 25°C, V<sub>IN+</sub> = V<sub>IN-</sub> = 0 V, V<sub>DD1</sub> = V<sub>DD2</sub> = 5 V, tested with Sinc<sup>3</sup> filter, 256 decimation ratio, unless otherwise specified)







#### INPUT CURRENT vs. INPUT VOLTAGE



# INPUT SUPPLY CURRENT vs. AMBIENT TEMPERATURE



# OUTPUT SUPPLY CURRENT vs. AMBIENT TEMPERATURE



#### INPUT CURRENT vs. INPUT VOLTAGE



Remark The graphs indicate nominal characteristics.



# INPUT OFFSET VOLTAGE CHANGE vs. AMBIENT TEMPERATURE







# OUTPUT CLOCK FREQUENCY vs. AMBIENT TEMPERATURE



# INTEGRAL NON-LINEARITY(LSB) vs. AMBIENT TEMPERATURE



INTEGRAL NON-LINEARITY(%) vs. AMBIENT TEMPERATURE



Remark The graphs indicate nominal characteristics.

SIGNAL TO NOISE AND DISTORTION

### SIGNAL TO NOISE RATIO vs. AMBIENT TEMPERATURE 78 $V_{DD1} = V_{DD2} = 5.0$ Signal to Noise Ratio SNR (dB) 76 74 5.5V 72 4.5\ 70 68 $V_{IN+}=35Hz,400mVpk-pk$ (141mVr.m.s.) sine wave 66 <u>-</u> -50

-25

### RATIO vs. AMBIENT TEMPERATURE Signal to Noise and Distortion Ratio SNDR (dB) 76 $V_{DD1} = V_{DD2} = 5.5V$ 74 72 5.0V 70 68 $V_{IN+}=35Hz,400mV pk-pk$ (141mVr.m.s.) sine wave 66 <u>-</u> -25 75 100 Ambient Temperature TA (°C)

### EFFECTIVE NUMBER OF BIT vs. AMBIENT TEMPERATURE

Ambient Temperature TA (°C)

75

100



Remark The graphs indicate nominal characteristics.

### TAPING SPECIFICATIONS (UNIT: mm)



# <R> RECOMMENDED MOUNT PAD DIMENSIONS (UNIT: mm)



### NOTES ON HANDLING

### 1. Recommended soldering conditions

(1) Infrared reflow soldering

• Peak reflow temperature 260°C or below (package surface temperature)

Time of peak reflow temperature
 Time of temperature higher than 220°C
 60 seconds or less

Time to preheat temperature from 120 to 180°C 120±30 s
 Number of reflows Three

• Flux Rosin flux containing small amount of chlorine (The flux with a

maximum chlorine content of 0.2 Wt% is recommended.)

### Recommended Temperature Profile of Infrared Reflow



(2) Wave soldering

• Temperature 260°C or below (molten solder temperature)

• Time 10 seconds or less

• Preheating conditions 120°C or below (package surface temperature)

• Number of times One (Allowed to be dipped in solder including plastic mold portion.)

• Flux Rosin flux containing small amount of chlorine (The flux with a maximum chlorine

content of 0.2 Wt% is recommended.)

(3) Soldering by Soldering Iron

Peak Temperature (lead part temperature)
 Time (each pins)
 350°C or below
 3 seconds or less

• Flux Rosin flux containing small amount of chlorine (The flux with a

maximum chlorine content of 0.2 Wt% is recommended.)

(a) Soldering of leads should be made at the point 1.5 to 2.0 mm from the root of the lead

### (4) Cautions

• Fluxes

Avoid removing the residual flux with freon-based and chlorine-based cleaning solvent.

#### 2. Cautions regarding noise

Be aware that when voltage is applied suddenly between the photocoupler's input and output at startup, the output transistor may enter the on state, even if the voltage is within the absolute maximum ratings.

#### <R> USAGE CAUTIONS

1. This product is weak for static electricity by designed with high-speed integrated circuit so protect against static electricity when handling.

#### 2. Board designing

(1) Below figure shows a typical application circuit where the PS9551A is used. A digital filter (Sinc<sup>3</sup> filter) reduces high frequency quantization noise from the PS9551A and convers from one-bit data stream to 3-wire serial data.



Fig. PS9551A Typical application circuit

- (2) By-pass capacitor of more than 0.1  $\mu$ F is used between V<sub>DD</sub> and GND near device. Also, ensure that the distance between the leads of the photocoupler and capacitor is no more than 10 mm.
- (3) Keep the pattern connected the input (V<sub>IN+</sub>, V<sub>IN-</sub>) and the output (MCLK, MDAT), respectively, as short as possible. MCLK and MDAT are digital signal, but when the lines between the photocoupler and a digital filter are long, the digital filter might not read the data.
  - When using long lines, use a line driver between the photocoupler and the digital filter, and keep the pattern between the output (MCLK, MDAT) and the line driver as short as possible.
- (4) Do not connect any routing to the portion of the frame exposed between the pins on the package of the photocoupler. If connected, it will affect the photocoupler's internal voltage and the photocoupler will not operate normally.
- (5) Because the maximum frequency of the signal input to the photocoupler must be lower than the allowable frequency band, be sure to connect an anti-aliasing filter (an RC filter with R = 39  $\Omega$  and C = 0.01  $\mu$ F, for example).
- (6) When VDD is lower than 4.5 V that is the outside of recommended operating condition, the output (MCLK, MDAT) of this product is unstable, and this might produce undesirable operation. Be sure to check the operation of an IC that is connected to this product during Power-up and Power-down process. And we recommend to use a disable function (shutdown function) of the connected IC or a reset IC to avoid this undesirable operation.
- 3. Avoid storage at a high temperature and high humidity.



## <R> SPECIFICATION OF VDE MARKS LICENSE DOCUMENT

| Parameter                                                                        | Symbol         | Spec.            | Unit  |
|----------------------------------------------------------------------------------|----------------|------------------|-------|
| Climatic test class (IEC 60068-1/DIN EN 60068-1)                                 |                | 40/105/21        |       |
| Dielectric strength                                                              |                |                  |       |
| maximum operating isolation voltage                                              | UIORM          | 1 130            | Vpeak |
| Test voltage (partial discharge test, procedure a for type test and random test) | Upr            | 1 808            | Vpeak |
| $U_{pr} = 1.6 \times U_{IORM}, P_d < 5 pC$                                       |                |                  |       |
| Test voltage (partial discharge test, procedure b for all devices)               | Upr            | 2 119            | Vpeak |
| $U_{pr} = 1.875 \times U_{IORM}, P_d < 5 pC$                                     |                |                  |       |
| Highest permissible overvoltage                                                  | UTR            | 8 000            | Vpeak |
| Degree of pollution (DIN EN 60664-1 VDE 0110 Part 1)                             |                | 2                |       |
| Comparative tracking index (IEC 60112/DIN EN 60112 (VDE 0303 Part 11))           | CTI            | 175              |       |
| Material group (DIN EN 60664-1 VDE 0110 Part 1)                                  |                | III a            |       |
| Storage temperature range                                                        | Tstg           | -55 to +125      | °C    |
| Operating temperature range                                                      | T <sub>A</sub> | -40 to +105      | °C    |
| Isolation resistance, minimum value                                              |                |                  |       |
| $V_{IO}$ = 500 V dc at $T_A$ = 25°C                                              | Ris MIN.       | 10 <sup>12</sup> | Ω     |
| V <sub>IO</sub> = 500 V dc at T <sub>A</sub> MAX. at least 100°C                 | Ris MIN.       | 10 <sup>11</sup> | Ω     |
| Safety maximum ratings (maximum permissible in case of fault, see thermal        |                |                  |       |
| derating curve)                                                                  |                |                  |       |
| Package temperature                                                              | Tsi            | 175              | °C    |
| Current (input current I <sub>F</sub> , Psi = 0)                                 | lsi            | 400              | mA    |
| Power (output or total power dissipation)                                        | Psi            | 700              | mW    |
| Isolation resistance                                                             |                |                  |       |
| $V_{IO}$ = 500 V dc at $T_A$ = Tsi                                               | Ris MIN.       | 10 <sup>9</sup>  | Ω     |

### Caution

GaAs Products

This product uses gallium arsenide (GaAs).

GaAs vapor and powder are hazardous to human health if inhaled or ingested, so please observe the following points.

- Follow related laws and ordinances when disposing of the product. If there are no applicable laws and/or ordinances, dispose of the product as recommended below.
  - Commission a disposal company able to (with a license to) collect, transport and dispose of materials that contain arsenic and other such industrial waste materials.
- 2. Exclude the product from general industrial waste and household garbage, and ensure that the product is controlled (as industrial waste subject to special control) up until final disposal.
- Do not burn, destroy, cut, crush, or chemically dissolve the product.
- Do not lick the product or in any way allow it to enter the mouth.

**Revision History** 

# PS9551AL4 Data Sheet

|      |              | Description |                                                         |  |  |
|------|--------------|-------------|---------------------------------------------------------|--|--|
| Rev. | Date         | Page        | Summary                                                 |  |  |
| 1.00 | Mar 20, 2014 | Throughout  | Preliminary Data Sheet -> Data Sheet                    |  |  |
|      |              | Throughout  | Safety standards approved                               |  |  |
|      |              | p.3         | Modification of MARKING EXAMPLE                         |  |  |
|      |              |             | Addition of ORDERING INFORMATION                        |  |  |
|      |              | p.4         | Modification of ABSOLUTE MAXIMUM RATINGS                |  |  |
|      |              |             | Modification of RECOMMENDED OPERATING CONDITIONS        |  |  |
|      |              | p.5 to 7    | Modification of ELECTRICAL CHARACTERISTICS              |  |  |
|      |              | p.8 to 9    | Addition of TEST CIRCUIT                                |  |  |
|      |              | p.10 to 12  | Addition of TYPICAL CHARACTERISTICS                     |  |  |
|      |              | p.14        | Addition of RECOMMENDED MOUNT PAD DIMENSIONS            |  |  |
|      |              | p.16        | Modification of USAGE CAUTIONS                          |  |  |
|      |              | p.17        | Addition of SPECIFICATION OF VDE MARKS LICENSE DOCUMENT |  |  |

#### **NOTICE**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. California Eastern Laboratories and Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. California Eastern Laboratories has used reasonable care in preparing the information included in this document, but California Eastern Laboratories does not warrant that such information is error free. California Eastern Laboratories and Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. California Eastern Laboratories and Renesas Electronics do not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of California Eastern Laboratories or Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. California Eastern Laboratories and Renesas Electronics assume no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. California Eastern Laboratories and Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by California Eastern Laboratories or Renesas Electronics.
- 6. You should use the Renesas Electronics products described in this document within the range specified by California Eastern Laboratories, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. California Eastern Laboratories shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a California Eastern Laboratories sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. California Eastern Laboratories and Renesas Electronics assume no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of California Eastern Laboratories, who distributes, disposes of, or otherwise places the Renesas Electronics product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, California Eastern Laboratories and Renesas Electronics assume no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of California Eastern Laboratories.
- 12. Please contact a California Eastern Laboratories sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- NOTE 1: "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- NOTE 2: "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.
- NOTE 3: Products and product information are subject to change without notice.

CEL Headquarters • 4590 Patrick Henry Drive, Santa Clara, CA 95054 • Phone (408) 919-2500 • www.cel.com

For a complete list of sales offices, representatives and distributors,
Please visit our website: www.cel.com/contactus